xref: /qemu/target/microblaze/cpu.c (revision 66c9f20f)
1 /*
2  * QEMU MicroBlaze CPU
3  *
4  * Copyright (c) 2009 Edgar E. Iglesias
5  * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
6  * Copyright (c) 2012 SUSE LINUX Products GmbH
7  * Copyright (c) 2009 Edgar E. Iglesias, Axis Communications AB.
8  *
9  * This library is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU Lesser General Public
11  * License as published by the Free Software Foundation; either
12  * version 2.1 of the License, or (at your option) any later version.
13  *
14  * This library is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17  * Lesser General Public License for more details.
18  *
19  * You should have received a copy of the GNU Lesser General Public
20  * License along with this library; if not, see
21  * <http://www.gnu.org/licenses/lgpl-2.1.html>
22  */
23 
24 #include "qemu/osdep.h"
25 #include "qemu/log.h"
26 #include "qapi/error.h"
27 #include "cpu.h"
28 #include "qemu/module.h"
29 #include "hw/qdev-properties.h"
30 #include "exec/exec-all.h"
31 #include "fpu/softfloat-helpers.h"
32 
33 static const struct {
34     const char *name;
35     uint8_t version_id;
36 } mb_cpu_lookup[] = {
37     /* These key value are as per MBV field in PVR0 */
38     {"5.00.a", 0x01},
39     {"5.00.b", 0x02},
40     {"5.00.c", 0x03},
41     {"6.00.a", 0x04},
42     {"6.00.b", 0x06},
43     {"7.00.a", 0x05},
44     {"7.00.b", 0x07},
45     {"7.10.a", 0x08},
46     {"7.10.b", 0x09},
47     {"7.10.c", 0x0a},
48     {"7.10.d", 0x0b},
49     {"7.20.a", 0x0c},
50     {"7.20.b", 0x0d},
51     {"7.20.c", 0x0e},
52     {"7.20.d", 0x0f},
53     {"7.30.a", 0x10},
54     {"7.30.b", 0x11},
55     {"8.00.a", 0x12},
56     {"8.00.b", 0x13},
57     {"8.10.a", 0x14},
58     {"8.20.a", 0x15},
59     {"8.20.b", 0x16},
60     {"8.30.a", 0x17},
61     {"8.40.a", 0x18},
62     {"8.40.b", 0x19},
63     {"8.50.a", 0x1A},
64     {"9.0", 0x1B},
65     {"9.1", 0x1D},
66     {"9.2", 0x1F},
67     {"9.3", 0x20},
68     {"9.4", 0x21},
69     {"9.5", 0x22},
70     {"9.6", 0x23},
71     {"10.0", 0x24},
72     {NULL, 0},
73 };
74 
75 /* If no specific version gets selected, default to the following.  */
76 #define DEFAULT_CPU_VERSION "10.0"
77 
78 static void mb_cpu_set_pc(CPUState *cs, vaddr value)
79 {
80     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
81 
82     cpu->env.pc = value;
83     /* Ensure D_FLAG and IMM_FLAG are clear for the new PC */
84     cpu->env.iflags = 0;
85 }
86 
87 static vaddr mb_cpu_get_pc(CPUState *cs)
88 {
89     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
90 
91     return cpu->env.pc;
92 }
93 
94 static void mb_cpu_synchronize_from_tb(CPUState *cs,
95                                        const TranslationBlock *tb)
96 {
97     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
98 
99     cpu->env.pc = tb_pc(tb);
100     cpu->env.iflags = tb->flags & IFLAGS_TB_MASK;
101 }
102 
103 static bool mb_cpu_has_work(CPUState *cs)
104 {
105     return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
106 }
107 
108 #ifndef CONFIG_USER_ONLY
109 static void mb_cpu_ns_axi_dp(void *opaque, int irq, int level)
110 {
111     MicroBlazeCPU *cpu = opaque;
112     bool en = cpu->cfg.use_non_secure & USE_NON_SECURE_M_AXI_DP_MASK;
113 
114     cpu->ns_axi_dp = level & en;
115 }
116 
117 static void mb_cpu_ns_axi_ip(void *opaque, int irq, int level)
118 {
119     MicroBlazeCPU *cpu = opaque;
120     bool en = cpu->cfg.use_non_secure & USE_NON_SECURE_M_AXI_IP_MASK;
121 
122     cpu->ns_axi_ip = level & en;
123 }
124 
125 static void mb_cpu_ns_axi_dc(void *opaque, int irq, int level)
126 {
127     MicroBlazeCPU *cpu = opaque;
128     bool en = cpu->cfg.use_non_secure & USE_NON_SECURE_M_AXI_DC_MASK;
129 
130     cpu->ns_axi_dc = level & en;
131 }
132 
133 static void mb_cpu_ns_axi_ic(void *opaque, int irq, int level)
134 {
135     MicroBlazeCPU *cpu = opaque;
136     bool en = cpu->cfg.use_non_secure & USE_NON_SECURE_M_AXI_IC_MASK;
137 
138     cpu->ns_axi_ic = level & en;
139 }
140 
141 static void microblaze_cpu_set_irq(void *opaque, int irq, int level)
142 {
143     MicroBlazeCPU *cpu = opaque;
144     CPUState *cs = CPU(cpu);
145     int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD;
146 
147     if (level) {
148         cpu_interrupt(cs, type);
149     } else {
150         cpu_reset_interrupt(cs, type);
151     }
152 }
153 #endif
154 
155 static void mb_cpu_reset(DeviceState *dev)
156 {
157     CPUState *s = CPU(dev);
158     MicroBlazeCPU *cpu = MICROBLAZE_CPU(s);
159     MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(cpu);
160     CPUMBState *env = &cpu->env;
161 
162     mcc->parent_reset(dev);
163 
164     memset(env, 0, offsetof(CPUMBState, end_reset_fields));
165     env->res_addr = RES_ADDR_NONE;
166 
167     /* Disable stack protector.  */
168     env->shr = ~0;
169 
170     env->pc = cpu->cfg.base_vectors;
171 
172 #if defined(CONFIG_USER_ONLY)
173     /* start in user mode with interrupts enabled.  */
174     mb_cpu_write_msr(env, MSR_EE | MSR_IE | MSR_VM | MSR_UM);
175 #else
176     mb_cpu_write_msr(env, 0);
177     mmu_init(&env->mmu);
178 #endif
179 }
180 
181 static void mb_disas_set_info(CPUState *cpu, disassemble_info *info)
182 {
183     info->mach = bfd_arch_microblaze;
184     info->print_insn = print_insn_microblaze;
185 }
186 
187 static void mb_cpu_realizefn(DeviceState *dev, Error **errp)
188 {
189     CPUState *cs = CPU(dev);
190     MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(dev);
191     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
192     uint8_t version_code = 0;
193     const char *version;
194     int i = 0;
195     Error *local_err = NULL;
196 
197     cpu_exec_realizefn(cs, &local_err);
198     if (local_err != NULL) {
199         error_propagate(errp, local_err);
200         return;
201     }
202 
203     if (cpu->cfg.addr_size < 32 || cpu->cfg.addr_size > 64) {
204         error_setg(errp, "addr-size %d is out of range (32 - 64)",
205                    cpu->cfg.addr_size);
206         return;
207     }
208 
209     qemu_init_vcpu(cs);
210 
211     version = cpu->cfg.version ? cpu->cfg.version : DEFAULT_CPU_VERSION;
212     for (i = 0; mb_cpu_lookup[i].name && version; i++) {
213         if (strcmp(mb_cpu_lookup[i].name, version) == 0) {
214             version_code = mb_cpu_lookup[i].version_id;
215             break;
216         }
217     }
218 
219     if (!version_code) {
220         qemu_log("Invalid MicroBlaze version number: %s\n", cpu->cfg.version);
221     }
222 
223     cpu->cfg.pvr_regs[0] =
224         (PVR0_USE_EXC_MASK |
225          PVR0_USE_ICACHE_MASK |
226          PVR0_USE_DCACHE_MASK |
227          (cpu->cfg.stackprot ? PVR0_SPROT_MASK : 0) |
228          (cpu->cfg.use_fpu ? PVR0_USE_FPU_MASK : 0) |
229          (cpu->cfg.use_hw_mul ? PVR0_USE_HW_MUL_MASK : 0) |
230          (cpu->cfg.use_barrel ? PVR0_USE_BARREL_MASK : 0) |
231          (cpu->cfg.use_div ? PVR0_USE_DIV_MASK : 0) |
232          (cpu->cfg.use_mmu ? PVR0_USE_MMU_MASK : 0) |
233          (cpu->cfg.endi ? PVR0_ENDI_MASK : 0) |
234          (version_code << PVR0_VERSION_SHIFT) |
235          (cpu->cfg.pvr == C_PVR_FULL ? PVR0_PVR_FULL_MASK : 0) |
236          cpu->cfg.pvr_user1);
237 
238     cpu->cfg.pvr_regs[1] = cpu->cfg.pvr_user2;
239 
240     cpu->cfg.pvr_regs[2] =
241         (PVR2_D_OPB_MASK |
242          PVR2_D_LMB_MASK |
243          PVR2_I_OPB_MASK |
244          PVR2_I_LMB_MASK |
245          PVR2_FPU_EXC_MASK |
246          (cpu->cfg.use_fpu ? PVR2_USE_FPU_MASK : 0) |
247          (cpu->cfg.use_fpu > 1 ? PVR2_USE_FPU2_MASK : 0) |
248          (cpu->cfg.use_hw_mul ? PVR2_USE_HW_MUL_MASK : 0) |
249          (cpu->cfg.use_hw_mul > 1 ? PVR2_USE_MUL64_MASK : 0) |
250          (cpu->cfg.use_barrel ? PVR2_USE_BARREL_MASK : 0) |
251          (cpu->cfg.use_div ? PVR2_USE_DIV_MASK : 0) |
252          (cpu->cfg.use_msr_instr ? PVR2_USE_MSR_INSTR : 0) |
253          (cpu->cfg.use_pcmp_instr ? PVR2_USE_PCMP_INSTR : 0) |
254          (cpu->cfg.dopb_bus_exception ? PVR2_DOPB_BUS_EXC_MASK : 0) |
255          (cpu->cfg.iopb_bus_exception ? PVR2_IOPB_BUS_EXC_MASK : 0) |
256          (cpu->cfg.div_zero_exception ? PVR2_DIV_ZERO_EXC_MASK : 0) |
257          (cpu->cfg.illegal_opcode_exception ? PVR2_ILL_OPCODE_EXC_MASK : 0) |
258          (cpu->cfg.unaligned_exceptions ? PVR2_UNALIGNED_EXC_MASK : 0) |
259          (cpu->cfg.opcode_0_illegal ? PVR2_OPCODE_0x0_ILL_MASK : 0));
260 
261     cpu->cfg.pvr_regs[5] |=
262         cpu->cfg.dcache_writeback ? PVR5_DCACHE_WRITEBACK_MASK : 0;
263 
264     cpu->cfg.pvr_regs[10] =
265         (0x0c000000 | /* Default to spartan 3a dsp family.  */
266          (cpu->cfg.addr_size - 32) << PVR10_ASIZE_SHIFT);
267 
268     cpu->cfg.pvr_regs[11] = ((cpu->cfg.use_mmu ? PVR11_USE_MMU : 0) |
269                              16 << 17);
270 
271     cpu->cfg.mmu = 3;
272     cpu->cfg.mmu_tlb_access = 3;
273     cpu->cfg.mmu_zones = 16;
274     cpu->cfg.addr_mask = MAKE_64BIT_MASK(0, cpu->cfg.addr_size);
275 
276     mcc->parent_realize(dev, errp);
277 }
278 
279 static void mb_cpu_initfn(Object *obj)
280 {
281     MicroBlazeCPU *cpu = MICROBLAZE_CPU(obj);
282     CPUMBState *env = &cpu->env;
283 
284     cpu_set_cpustate_pointers(cpu);
285 
286     set_float_rounding_mode(float_round_nearest_even, &env->fp_status);
287 
288 #ifndef CONFIG_USER_ONLY
289     /* Inbound IRQ and FIR lines */
290     qdev_init_gpio_in(DEVICE(cpu), microblaze_cpu_set_irq, 2);
291     qdev_init_gpio_in_named(DEVICE(cpu), mb_cpu_ns_axi_dp, "ns_axi_dp", 1);
292     qdev_init_gpio_in_named(DEVICE(cpu), mb_cpu_ns_axi_ip, "ns_axi_ip", 1);
293     qdev_init_gpio_in_named(DEVICE(cpu), mb_cpu_ns_axi_dc, "ns_axi_dc", 1);
294     qdev_init_gpio_in_named(DEVICE(cpu), mb_cpu_ns_axi_ic, "ns_axi_ic", 1);
295 #endif
296 }
297 
298 static Property mb_properties[] = {
299     DEFINE_PROP_UINT32("base-vectors", MicroBlazeCPU, cfg.base_vectors, 0),
300     DEFINE_PROP_BOOL("use-stack-protection", MicroBlazeCPU, cfg.stackprot,
301                      false),
302     /*
303      * This is the C_ADDR_SIZE synth-time configuration option of the
304      * MicroBlaze cores. Supported values range between 32 and 64.
305      *
306      * When set to > 32, 32bit MicroBlaze can emit load/stores
307      * with extended addressing.
308      */
309     DEFINE_PROP_UINT8("addr-size", MicroBlazeCPU, cfg.addr_size, 32),
310     /* If use-fpu > 0 - FPU is enabled
311      * If use-fpu = 2 - Floating point conversion and square root instructions
312      *                  are enabled
313      */
314     DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU, cfg.use_fpu, 2),
315     /* If use-hw-mul > 0 - Multiplier is enabled
316      * If use-hw-mul = 2 - 64-bit multiplier is enabled
317      */
318     DEFINE_PROP_UINT8("use-hw-mul", MicroBlazeCPU, cfg.use_hw_mul, 2),
319     DEFINE_PROP_BOOL("use-barrel", MicroBlazeCPU, cfg.use_barrel, true),
320     DEFINE_PROP_BOOL("use-div", MicroBlazeCPU, cfg.use_div, true),
321     DEFINE_PROP_BOOL("use-msr-instr", MicroBlazeCPU, cfg.use_msr_instr, true),
322     DEFINE_PROP_BOOL("use-pcmp-instr", MicroBlazeCPU, cfg.use_pcmp_instr, true),
323     DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU, cfg.use_mmu, true),
324     /*
325      * use-non-secure enables/disables the use of the non_secure[3:0] signals.
326      * It is a bitfield where 1 = non-secure for the following bits and their
327      * corresponding interfaces:
328      * 0x1 - M_AXI_DP
329      * 0x2 - M_AXI_IP
330      * 0x4 - M_AXI_DC
331      * 0x8 - M_AXI_IC
332      */
333     DEFINE_PROP_UINT8("use-non-secure", MicroBlazeCPU, cfg.use_non_secure, 0),
334     DEFINE_PROP_BOOL("dcache-writeback", MicroBlazeCPU, cfg.dcache_writeback,
335                      false),
336     DEFINE_PROP_BOOL("endianness", MicroBlazeCPU, cfg.endi, false),
337     /* Enables bus exceptions on failed data accesses (load/stores).  */
338     DEFINE_PROP_BOOL("dopb-bus-exception", MicroBlazeCPU,
339                      cfg.dopb_bus_exception, false),
340     /* Enables bus exceptions on failed instruction fetches.  */
341     DEFINE_PROP_BOOL("iopb-bus-exception", MicroBlazeCPU,
342                      cfg.iopb_bus_exception, false),
343     DEFINE_PROP_BOOL("ill-opcode-exception", MicroBlazeCPU,
344                      cfg.illegal_opcode_exception, false),
345     DEFINE_PROP_BOOL("div-zero-exception", MicroBlazeCPU,
346                      cfg.div_zero_exception, false),
347     DEFINE_PROP_BOOL("unaligned-exceptions", MicroBlazeCPU,
348                      cfg.unaligned_exceptions, false),
349     DEFINE_PROP_BOOL("opcode-0x0-illegal", MicroBlazeCPU,
350                      cfg.opcode_0_illegal, false),
351     DEFINE_PROP_STRING("version", MicroBlazeCPU, cfg.version),
352     DEFINE_PROP_UINT8("pvr", MicroBlazeCPU, cfg.pvr, C_PVR_FULL),
353     DEFINE_PROP_UINT8("pvr-user1", MicroBlazeCPU, cfg.pvr_user1, 0),
354     DEFINE_PROP_UINT32("pvr-user2", MicroBlazeCPU, cfg.pvr_user2, 0),
355     DEFINE_PROP_END_OF_LIST(),
356 };
357 
358 static ObjectClass *mb_cpu_class_by_name(const char *cpu_model)
359 {
360     return object_class_by_name(TYPE_MICROBLAZE_CPU);
361 }
362 
363 #ifndef CONFIG_USER_ONLY
364 #include "hw/core/sysemu-cpu-ops.h"
365 
366 static const struct SysemuCPUOps mb_sysemu_ops = {
367     .get_phys_page_attrs_debug = mb_cpu_get_phys_page_attrs_debug,
368 };
369 #endif
370 
371 #include "hw/core/tcg-cpu-ops.h"
372 
373 static const struct TCGCPUOps mb_tcg_ops = {
374     .initialize = mb_tcg_init,
375     .synchronize_from_tb = mb_cpu_synchronize_from_tb,
376 
377 #ifndef CONFIG_USER_ONLY
378     .tlb_fill = mb_cpu_tlb_fill,
379     .cpu_exec_interrupt = mb_cpu_exec_interrupt,
380     .do_interrupt = mb_cpu_do_interrupt,
381     .do_transaction_failed = mb_cpu_transaction_failed,
382     .do_unaligned_access = mb_cpu_do_unaligned_access,
383 #endif /* !CONFIG_USER_ONLY */
384 };
385 
386 static void mb_cpu_class_init(ObjectClass *oc, void *data)
387 {
388     DeviceClass *dc = DEVICE_CLASS(oc);
389     CPUClass *cc = CPU_CLASS(oc);
390     MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_CLASS(oc);
391 
392     device_class_set_parent_realize(dc, mb_cpu_realizefn,
393                                     &mcc->parent_realize);
394     device_class_set_parent_reset(dc, mb_cpu_reset, &mcc->parent_reset);
395 
396     cc->class_by_name = mb_cpu_class_by_name;
397     cc->has_work = mb_cpu_has_work;
398 
399     cc->dump_state = mb_cpu_dump_state;
400     cc->set_pc = mb_cpu_set_pc;
401     cc->get_pc = mb_cpu_get_pc;
402     cc->gdb_read_register = mb_cpu_gdb_read_register;
403     cc->gdb_write_register = mb_cpu_gdb_write_register;
404 
405 #ifndef CONFIG_USER_ONLY
406     dc->vmsd = &vmstate_mb_cpu;
407     cc->sysemu_ops = &mb_sysemu_ops;
408 #endif
409     device_class_set_props(dc, mb_properties);
410     cc->gdb_num_core_regs = 32 + 27;
411 
412     cc->disas_set_info = mb_disas_set_info;
413     cc->tcg_ops = &mb_tcg_ops;
414 }
415 
416 static const TypeInfo mb_cpu_type_info = {
417     .name = TYPE_MICROBLAZE_CPU,
418     .parent = TYPE_CPU,
419     .instance_size = sizeof(MicroBlazeCPU),
420     .instance_init = mb_cpu_initfn,
421     .class_size = sizeof(MicroBlazeCPUClass),
422     .class_init = mb_cpu_class_init,
423 };
424 
425 static void mb_cpu_register_types(void)
426 {
427     type_register_static(&mb_cpu_type_info);
428 }
429 
430 type_init(mb_cpu_register_types)
431