xref: /qemu/target/riscv/cpu.c (revision f917eed3)
1 /*
2  * QEMU RISC-V CPU
3  *
4  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5  * Copyright (c) 2017-2018 SiFive, Inc.
6  *
7  * This program is free software; you can redistribute it and/or modify it
8  * under the terms and conditions of the GNU General Public License,
9  * version 2 or later, as published by the Free Software Foundation.
10  *
11  * This program is distributed in the hope it will be useful, but WITHOUT
12  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
14  * more details.
15  *
16  * You should have received a copy of the GNU General Public License along with
17  * this program.  If not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include "qemu/osdep.h"
21 #include "qemu/qemu-print.h"
22 #include "qemu/ctype.h"
23 #include "qemu/log.h"
24 #include "cpu.h"
25 #include "internals.h"
26 #include "exec/exec-all.h"
27 #include "qapi/error.h"
28 #include "qemu/error-report.h"
29 #include "hw/qdev-properties.h"
30 #include "migration/vmstate.h"
31 #include "fpu/softfloat-helpers.h"
32 
33 /* RISC-V CPU definitions */
34 
35 static const char riscv_exts[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG";
36 
37 const char * const riscv_int_regnames[] = {
38   "x0/zero", "x1/ra",  "x2/sp",  "x3/gp",  "x4/tp",  "x5/t0",   "x6/t1",
39   "x7/t2",   "x8/s0",  "x9/s1",  "x10/a0", "x11/a1", "x12/a2",  "x13/a3",
40   "x14/a4",  "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3",  "x20/s4",
41   "x21/s5",  "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11",
42   "x28/t3",  "x29/t4", "x30/t5", "x31/t6"
43 };
44 
45 const char * const riscv_fpr_regnames[] = {
46   "f0/ft0",   "f1/ft1",  "f2/ft2",   "f3/ft3",   "f4/ft4",  "f5/ft5",
47   "f6/ft6",   "f7/ft7",  "f8/fs0",   "f9/fs1",   "f10/fa0", "f11/fa1",
48   "f12/fa2",  "f13/fa3", "f14/fa4",  "f15/fa5",  "f16/fa6", "f17/fa7",
49   "f18/fs2",  "f19/fs3", "f20/fs4",  "f21/fs5",  "f22/fs6", "f23/fs7",
50   "f24/fs8",  "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9",
51   "f30/ft10", "f31/ft11"
52 };
53 
54 const char * const riscv_excp_names[] = {
55     "misaligned_fetch",
56     "fault_fetch",
57     "illegal_instruction",
58     "breakpoint",
59     "misaligned_load",
60     "fault_load",
61     "misaligned_store",
62     "fault_store",
63     "user_ecall",
64     "supervisor_ecall",
65     "hypervisor_ecall",
66     "machine_ecall",
67     "exec_page_fault",
68     "load_page_fault",
69     "reserved",
70     "store_page_fault",
71     "reserved",
72     "reserved",
73     "reserved",
74     "reserved",
75     "guest_exec_page_fault",
76     "guest_load_page_fault",
77     "reserved",
78     "guest_store_page_fault",
79 };
80 
81 const char * const riscv_intr_names[] = {
82     "u_software",
83     "s_software",
84     "vs_software",
85     "m_software",
86     "u_timer",
87     "s_timer",
88     "vs_timer",
89     "m_timer",
90     "u_external",
91     "vs_external",
92     "h_external",
93     "m_external",
94     "reserved",
95     "reserved",
96     "reserved",
97     "reserved"
98 };
99 
100 const char *riscv_cpu_get_trap_name(target_ulong cause, bool async)
101 {
102     if (async) {
103         return (cause < ARRAY_SIZE(riscv_intr_names)) ?
104                riscv_intr_names[cause] : "(unknown)";
105     } else {
106         return (cause < ARRAY_SIZE(riscv_excp_names)) ?
107                riscv_excp_names[cause] : "(unknown)";
108     }
109 }
110 
111 bool riscv_cpu_is_32bit(CPURISCVState *env)
112 {
113     if (env->misa & RV64) {
114         return false;
115     }
116 
117     return true;
118 }
119 
120 static void set_misa(CPURISCVState *env, target_ulong misa)
121 {
122     env->misa_mask = env->misa = misa;
123 }
124 
125 static void set_priv_version(CPURISCVState *env, int priv_ver)
126 {
127     env->priv_ver = priv_ver;
128 }
129 
130 static void set_vext_version(CPURISCVState *env, int vext_ver)
131 {
132     env->vext_ver = vext_ver;
133 }
134 
135 static void set_feature(CPURISCVState *env, int feature)
136 {
137     env->features |= (1ULL << feature);
138 }
139 
140 static void set_resetvec(CPURISCVState *env, int resetvec)
141 {
142 #ifndef CONFIG_USER_ONLY
143     env->resetvec = resetvec;
144 #endif
145 }
146 
147 static void riscv_any_cpu_init(Object *obj)
148 {
149     CPURISCVState *env = &RISCV_CPU(obj)->env;
150     set_misa(env, RVXLEN | RVI | RVM | RVA | RVF | RVD | RVC | RVU);
151     set_priv_version(env, PRIV_VERSION_1_11_0);
152 }
153 
154 #if defined(TARGET_RISCV64)
155 static void rv64_base_cpu_init(Object *obj)
156 {
157     CPURISCVState *env = &RISCV_CPU(obj)->env;
158     /* We set this in the realise function */
159     set_misa(env, RV64);
160 }
161 
162 static void rv64_sifive_u_cpu_init(Object *obj)
163 {
164     CPURISCVState *env = &RISCV_CPU(obj)->env;
165     set_misa(env, RV64 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU);
166     set_priv_version(env, PRIV_VERSION_1_10_0);
167 }
168 
169 static void rv64_sifive_e_cpu_init(Object *obj)
170 {
171     CPURISCVState *env = &RISCV_CPU(obj)->env;
172     set_misa(env, RV64 | RVI | RVM | RVA | RVC | RVU);
173     set_priv_version(env, PRIV_VERSION_1_10_0);
174     qdev_prop_set_bit(DEVICE(obj), "mmu", false);
175 }
176 #else
177 static void rv32_base_cpu_init(Object *obj)
178 {
179     CPURISCVState *env = &RISCV_CPU(obj)->env;
180     /* We set this in the realise function */
181     set_misa(env, RV32);
182 }
183 
184 static void rv32_sifive_u_cpu_init(Object *obj)
185 {
186     CPURISCVState *env = &RISCV_CPU(obj)->env;
187     set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU);
188     set_priv_version(env, PRIV_VERSION_1_10_0);
189 }
190 
191 static void rv32_sifive_e_cpu_init(Object *obj)
192 {
193     CPURISCVState *env = &RISCV_CPU(obj)->env;
194     set_misa(env, RV32 | RVI | RVM | RVA | RVC | RVU);
195     set_priv_version(env, PRIV_VERSION_1_10_0);
196     qdev_prop_set_bit(DEVICE(obj), "mmu", false);
197 }
198 
199 static void rv32_ibex_cpu_init(Object *obj)
200 {
201     CPURISCVState *env = &RISCV_CPU(obj)->env;
202     set_misa(env, RV32 | RVI | RVM | RVC | RVU);
203     set_priv_version(env, PRIV_VERSION_1_10_0);
204     qdev_prop_set_bit(DEVICE(obj), "mmu", false);
205 }
206 
207 static void rv32_imafcu_nommu_cpu_init(Object *obj)
208 {
209     CPURISCVState *env = &RISCV_CPU(obj)->env;
210     set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVC | RVU);
211     set_priv_version(env, PRIV_VERSION_1_10_0);
212     set_resetvec(env, DEFAULT_RSTVEC);
213     qdev_prop_set_bit(DEVICE(obj), "mmu", false);
214 }
215 #endif
216 
217 static ObjectClass *riscv_cpu_class_by_name(const char *cpu_model)
218 {
219     ObjectClass *oc;
220     char *typename;
221     char **cpuname;
222 
223     cpuname = g_strsplit(cpu_model, ",", 1);
224     typename = g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname[0]);
225     oc = object_class_by_name(typename);
226     g_strfreev(cpuname);
227     g_free(typename);
228     if (!oc || !object_class_dynamic_cast(oc, TYPE_RISCV_CPU) ||
229         object_class_is_abstract(oc)) {
230         return NULL;
231     }
232     return oc;
233 }
234 
235 static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags)
236 {
237     RISCVCPU *cpu = RISCV_CPU(cs);
238     CPURISCVState *env = &cpu->env;
239     int i;
240 
241 #if !defined(CONFIG_USER_ONLY)
242     if (riscv_has_ext(env, RVH)) {
243         qemu_fprintf(f, " %s %d\n", "V      =  ", riscv_cpu_virt_enabled(env));
244     }
245 #endif
246     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "pc      ", env->pc);
247 #ifndef CONFIG_USER_ONLY
248     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mhartid ", env->mhartid);
249     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatus ", (target_ulong)env->mstatus);
250     if (riscv_cpu_is_32bit(env)) {
251         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatush ",
252                      (target_ulong)(env->mstatus >> 32));
253     }
254     if (riscv_has_ext(env, RVH)) {
255         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hstatus ", env->hstatus);
256         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsstatus ",
257                      (target_ulong)env->vsstatus);
258     }
259     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mip     ", env->mip);
260     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mie     ", env->mie);
261     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mideleg ", env->mideleg);
262     if (riscv_has_ext(env, RVH)) {
263         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hideleg ", env->hideleg);
264     }
265     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "medeleg ", env->medeleg);
266     if (riscv_has_ext(env, RVH)) {
267         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hedeleg ", env->hedeleg);
268     }
269     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtvec   ", env->mtvec);
270     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stvec   ", env->stvec);
271     if (riscv_has_ext(env, RVH)) {
272         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vstvec  ", env->vstvec);
273     }
274     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mepc    ", env->mepc);
275     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "sepc    ", env->sepc);
276     if (riscv_has_ext(env, RVH)) {
277         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsepc   ", env->vsepc);
278     }
279     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mcause  ", env->mcause);
280     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "scause  ", env->scause);
281     if (riscv_has_ext(env, RVH)) {
282         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vscause ", env->vscause);
283     }
284     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval ", env->mtval);
285     qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stval ", env->sbadaddr);
286     if (riscv_has_ext(env, RVH)) {
287         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "htval ", env->htval);
288         qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval2 ", env->mtval2);
289     }
290 #endif
291 
292     for (i = 0; i < 32; i++) {
293         qemu_fprintf(f, " %s " TARGET_FMT_lx,
294                      riscv_int_regnames[i], env->gpr[i]);
295         if ((i & 3) == 3) {
296             qemu_fprintf(f, "\n");
297         }
298     }
299     if (flags & CPU_DUMP_FPU) {
300         for (i = 0; i < 32; i++) {
301             qemu_fprintf(f, " %s %016" PRIx64,
302                          riscv_fpr_regnames[i], env->fpr[i]);
303             if ((i & 3) == 3) {
304                 qemu_fprintf(f, "\n");
305             }
306         }
307     }
308 }
309 
310 static void riscv_cpu_set_pc(CPUState *cs, vaddr value)
311 {
312     RISCVCPU *cpu = RISCV_CPU(cs);
313     CPURISCVState *env = &cpu->env;
314     env->pc = value;
315 }
316 
317 static void riscv_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
318 {
319     RISCVCPU *cpu = RISCV_CPU(cs);
320     CPURISCVState *env = &cpu->env;
321     env->pc = tb->pc;
322 }
323 
324 static bool riscv_cpu_has_work(CPUState *cs)
325 {
326 #ifndef CONFIG_USER_ONLY
327     RISCVCPU *cpu = RISCV_CPU(cs);
328     CPURISCVState *env = &cpu->env;
329     /*
330      * Definition of the WFI instruction requires it to ignore the privilege
331      * mode and delegation registers, but respect individual enables
332      */
333     return (env->mip & env->mie) != 0;
334 #else
335     return true;
336 #endif
337 }
338 
339 void restore_state_to_opc(CPURISCVState *env, TranslationBlock *tb,
340                           target_ulong *data)
341 {
342     env->pc = data[0];
343 }
344 
345 static void riscv_cpu_reset(DeviceState *dev)
346 {
347     CPUState *cs = CPU(dev);
348     RISCVCPU *cpu = RISCV_CPU(cs);
349     RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(cpu);
350     CPURISCVState *env = &cpu->env;
351 
352     mcc->parent_reset(dev);
353 #ifndef CONFIG_USER_ONLY
354     env->priv = PRV_M;
355     env->mstatus &= ~(MSTATUS_MIE | MSTATUS_MPRV);
356     env->mcause = 0;
357     env->pc = env->resetvec;
358 #endif
359     cs->exception_index = EXCP_NONE;
360     env->load_res = -1;
361     set_default_nan_mode(1, &env->fp_status);
362 }
363 
364 static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info)
365 {
366     RISCVCPU *cpu = RISCV_CPU(s);
367     if (riscv_cpu_is_32bit(&cpu->env)) {
368         info->print_insn = print_insn_riscv32;
369     } else {
370         info->print_insn = print_insn_riscv64;
371     }
372 }
373 
374 static void riscv_cpu_realize(DeviceState *dev, Error **errp)
375 {
376     CPUState *cs = CPU(dev);
377     RISCVCPU *cpu = RISCV_CPU(dev);
378     CPURISCVState *env = &cpu->env;
379     RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(dev);
380     int priv_version = PRIV_VERSION_1_11_0;
381     int vext_version = VEXT_VERSION_0_07_1;
382     target_ulong target_misa = env->misa;
383     Error *local_err = NULL;
384 
385     cpu_exec_realizefn(cs, &local_err);
386     if (local_err != NULL) {
387         error_propagate(errp, local_err);
388         return;
389     }
390 
391     if (cpu->cfg.priv_spec) {
392         if (!g_strcmp0(cpu->cfg.priv_spec, "v1.11.0")) {
393             priv_version = PRIV_VERSION_1_11_0;
394         } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.10.0")) {
395             priv_version = PRIV_VERSION_1_10_0;
396         } else {
397             error_setg(errp,
398                        "Unsupported privilege spec version '%s'",
399                        cpu->cfg.priv_spec);
400             return;
401         }
402     }
403 
404     set_priv_version(env, priv_version);
405     set_vext_version(env, vext_version);
406 
407     if (cpu->cfg.mmu) {
408         set_feature(env, RISCV_FEATURE_MMU);
409     }
410 
411     if (cpu->cfg.pmp) {
412         set_feature(env, RISCV_FEATURE_PMP);
413     }
414 
415     set_resetvec(env, cpu->cfg.resetvec);
416 
417     /* If only XLEN is set for misa, then set misa from properties */
418     if (env->misa == RV32 || env->misa == RV64) {
419         /* Do some ISA extension error checking */
420         if (cpu->cfg.ext_i && cpu->cfg.ext_e) {
421             error_setg(errp,
422                        "I and E extensions are incompatible");
423                        return;
424        }
425 
426         if (!cpu->cfg.ext_i && !cpu->cfg.ext_e) {
427             error_setg(errp,
428                        "Either I or E extension must be set");
429                        return;
430        }
431 
432        if (cpu->cfg.ext_g && !(cpu->cfg.ext_i & cpu->cfg.ext_m &
433                                cpu->cfg.ext_a & cpu->cfg.ext_f &
434                                cpu->cfg.ext_d)) {
435             warn_report("Setting G will also set IMAFD");
436             cpu->cfg.ext_i = true;
437             cpu->cfg.ext_m = true;
438             cpu->cfg.ext_a = true;
439             cpu->cfg.ext_f = true;
440             cpu->cfg.ext_d = true;
441         }
442 
443         /* Set the ISA extensions, checks should have happened above */
444         if (cpu->cfg.ext_i) {
445             target_misa |= RVI;
446         }
447         if (cpu->cfg.ext_e) {
448             target_misa |= RVE;
449         }
450         if (cpu->cfg.ext_m) {
451             target_misa |= RVM;
452         }
453         if (cpu->cfg.ext_a) {
454             target_misa |= RVA;
455         }
456         if (cpu->cfg.ext_f) {
457             target_misa |= RVF;
458         }
459         if (cpu->cfg.ext_d) {
460             target_misa |= RVD;
461         }
462         if (cpu->cfg.ext_c) {
463             target_misa |= RVC;
464         }
465         if (cpu->cfg.ext_s) {
466             target_misa |= RVS;
467         }
468         if (cpu->cfg.ext_u) {
469             target_misa |= RVU;
470         }
471         if (cpu->cfg.ext_h) {
472             target_misa |= RVH;
473         }
474         if (cpu->cfg.ext_v) {
475             target_misa |= RVV;
476             if (!is_power_of_2(cpu->cfg.vlen)) {
477                 error_setg(errp,
478                         "Vector extension VLEN must be power of 2");
479                 return;
480             }
481             if (cpu->cfg.vlen > RV_VLEN_MAX || cpu->cfg.vlen < 128) {
482                 error_setg(errp,
483                         "Vector extension implementation only supports VLEN "
484                         "in the range [128, %d]", RV_VLEN_MAX);
485                 return;
486             }
487             if (!is_power_of_2(cpu->cfg.elen)) {
488                 error_setg(errp,
489                         "Vector extension ELEN must be power of 2");
490                 return;
491             }
492             if (cpu->cfg.elen > 64 || cpu->cfg.vlen < 8) {
493                 error_setg(errp,
494                         "Vector extension implementation only supports ELEN "
495                         "in the range [8, 64]");
496                 return;
497             }
498             if (cpu->cfg.vext_spec) {
499                 if (!g_strcmp0(cpu->cfg.vext_spec, "v0.7.1")) {
500                     vext_version = VEXT_VERSION_0_07_1;
501                 } else {
502                     error_setg(errp,
503                            "Unsupported vector spec version '%s'",
504                            cpu->cfg.vext_spec);
505                     return;
506                 }
507             } else {
508                 qemu_log("vector verison is not specified, "
509                         "use the default value v0.7.1\n");
510             }
511             set_vext_version(env, vext_version);
512         }
513 
514         set_misa(env, target_misa);
515     }
516 
517     riscv_cpu_register_gdb_regs_for_features(cs);
518 
519     qemu_init_vcpu(cs);
520     cpu_reset(cs);
521 
522     mcc->parent_realize(dev, errp);
523 }
524 
525 static void riscv_cpu_init(Object *obj)
526 {
527     RISCVCPU *cpu = RISCV_CPU(obj);
528 
529     cpu_set_cpustate_pointers(cpu);
530 }
531 
532 static Property riscv_cpu_properties[] = {
533     DEFINE_PROP_BOOL("i", RISCVCPU, cfg.ext_i, true),
534     DEFINE_PROP_BOOL("e", RISCVCPU, cfg.ext_e, false),
535     DEFINE_PROP_BOOL("g", RISCVCPU, cfg.ext_g, true),
536     DEFINE_PROP_BOOL("m", RISCVCPU, cfg.ext_m, true),
537     DEFINE_PROP_BOOL("a", RISCVCPU, cfg.ext_a, true),
538     DEFINE_PROP_BOOL("f", RISCVCPU, cfg.ext_f, true),
539     DEFINE_PROP_BOOL("d", RISCVCPU, cfg.ext_d, true),
540     DEFINE_PROP_BOOL("c", RISCVCPU, cfg.ext_c, true),
541     DEFINE_PROP_BOOL("s", RISCVCPU, cfg.ext_s, true),
542     DEFINE_PROP_BOOL("u", RISCVCPU, cfg.ext_u, true),
543     /* This is experimental so mark with 'x-' */
544     DEFINE_PROP_BOOL("x-h", RISCVCPU, cfg.ext_h, false),
545     DEFINE_PROP_BOOL("x-v", RISCVCPU, cfg.ext_v, false),
546     DEFINE_PROP_BOOL("Counters", RISCVCPU, cfg.ext_counters, true),
547     DEFINE_PROP_BOOL("Zifencei", RISCVCPU, cfg.ext_ifencei, true),
548     DEFINE_PROP_BOOL("Zicsr", RISCVCPU, cfg.ext_icsr, true),
549     DEFINE_PROP_STRING("priv_spec", RISCVCPU, cfg.priv_spec),
550     DEFINE_PROP_STRING("vext_spec", RISCVCPU, cfg.vext_spec),
551     DEFINE_PROP_UINT16("vlen", RISCVCPU, cfg.vlen, 128),
552     DEFINE_PROP_UINT16("elen", RISCVCPU, cfg.elen, 64),
553     DEFINE_PROP_BOOL("mmu", RISCVCPU, cfg.mmu, true),
554     DEFINE_PROP_BOOL("pmp", RISCVCPU, cfg.pmp, true),
555     DEFINE_PROP_UINT64("resetvec", RISCVCPU, cfg.resetvec, DEFAULT_RSTVEC),
556     DEFINE_PROP_END_OF_LIST(),
557 };
558 
559 static void riscv_cpu_class_init(ObjectClass *c, void *data)
560 {
561     RISCVCPUClass *mcc = RISCV_CPU_CLASS(c);
562     CPUClass *cc = CPU_CLASS(c);
563     DeviceClass *dc = DEVICE_CLASS(c);
564 
565     device_class_set_parent_realize(dc, riscv_cpu_realize,
566                                     &mcc->parent_realize);
567 
568     device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset);
569 
570     cc->class_by_name = riscv_cpu_class_by_name;
571     cc->has_work = riscv_cpu_has_work;
572     cc->do_interrupt = riscv_cpu_do_interrupt;
573     cc->cpu_exec_interrupt = riscv_cpu_exec_interrupt;
574     cc->dump_state = riscv_cpu_dump_state;
575     cc->set_pc = riscv_cpu_set_pc;
576     cc->synchronize_from_tb = riscv_cpu_synchronize_from_tb;
577     cc->gdb_read_register = riscv_cpu_gdb_read_register;
578     cc->gdb_write_register = riscv_cpu_gdb_write_register;
579     cc->gdb_num_core_regs = 33;
580 #if defined(TARGET_RISCV32)
581     cc->gdb_core_xml_file = "riscv-32bit-cpu.xml";
582 #elif defined(TARGET_RISCV64)
583     cc->gdb_core_xml_file = "riscv-64bit-cpu.xml";
584 #endif
585     cc->gdb_stop_before_watchpoint = true;
586     cc->disas_set_info = riscv_cpu_disas_set_info;
587 #ifndef CONFIG_USER_ONLY
588     cc->do_transaction_failed = riscv_cpu_do_transaction_failed;
589     cc->do_unaligned_access = riscv_cpu_do_unaligned_access;
590     cc->get_phys_page_debug = riscv_cpu_get_phys_page_debug;
591     /* For now, mark unmigratable: */
592     cc->vmsd = &vmstate_riscv_cpu;
593 #endif
594 #ifdef CONFIG_TCG
595     cc->tcg_initialize = riscv_translate_init;
596     cc->tlb_fill = riscv_cpu_tlb_fill;
597 #endif
598     device_class_set_props(dc, riscv_cpu_properties);
599 }
600 
601 char *riscv_isa_string(RISCVCPU *cpu)
602 {
603     int i;
604     const size_t maxlen = sizeof("rv128") + sizeof(riscv_exts) + 1;
605     char *isa_str = g_new(char, maxlen);
606     char *p = isa_str + snprintf(isa_str, maxlen, "rv%d", TARGET_LONG_BITS);
607     for (i = 0; i < sizeof(riscv_exts); i++) {
608         if (cpu->env.misa & RV(riscv_exts[i])) {
609             *p++ = qemu_tolower(riscv_exts[i]);
610         }
611     }
612     *p = '\0';
613     return isa_str;
614 }
615 
616 static gint riscv_cpu_list_compare(gconstpointer a, gconstpointer b)
617 {
618     ObjectClass *class_a = (ObjectClass *)a;
619     ObjectClass *class_b = (ObjectClass *)b;
620     const char *name_a, *name_b;
621 
622     name_a = object_class_get_name(class_a);
623     name_b = object_class_get_name(class_b);
624     return strcmp(name_a, name_b);
625 }
626 
627 static void riscv_cpu_list_entry(gpointer data, gpointer user_data)
628 {
629     const char *typename = object_class_get_name(OBJECT_CLASS(data));
630     int len = strlen(typename) - strlen(RISCV_CPU_TYPE_SUFFIX);
631 
632     qemu_printf("%.*s\n", len, typename);
633 }
634 
635 void riscv_cpu_list(void)
636 {
637     GSList *list;
638 
639     list = object_class_get_list(TYPE_RISCV_CPU, false);
640     list = g_slist_sort(list, riscv_cpu_list_compare);
641     g_slist_foreach(list, riscv_cpu_list_entry, NULL);
642     g_slist_free(list);
643 }
644 
645 #define DEFINE_CPU(type_name, initfn)      \
646     {                                      \
647         .name = type_name,                 \
648         .parent = TYPE_RISCV_CPU,          \
649         .instance_init = initfn            \
650     }
651 
652 static const TypeInfo riscv_cpu_type_infos[] = {
653     {
654         .name = TYPE_RISCV_CPU,
655         .parent = TYPE_CPU,
656         .instance_size = sizeof(RISCVCPU),
657         .instance_align = __alignof__(RISCVCPU),
658         .instance_init = riscv_cpu_init,
659         .abstract = true,
660         .class_size = sizeof(RISCVCPUClass),
661         .class_init = riscv_cpu_class_init,
662     },
663     DEFINE_CPU(TYPE_RISCV_CPU_ANY,              riscv_any_cpu_init),
664 #if defined(TARGET_RISCV32)
665     DEFINE_CPU(TYPE_RISCV_CPU_BASE32,           rv32_base_cpu_init),
666     DEFINE_CPU(TYPE_RISCV_CPU_IBEX,             rv32_ibex_cpu_init),
667     DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31,       rv32_sifive_e_cpu_init),
668     DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34,       rv32_imafcu_nommu_cpu_init),
669     DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34,       rv32_sifive_u_cpu_init),
670 #elif defined(TARGET_RISCV64)
671     DEFINE_CPU(TYPE_RISCV_CPU_BASE64,           rv64_base_cpu_init),
672     DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51,       rv64_sifive_e_cpu_init),
673     DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54,       rv64_sifive_u_cpu_init),
674 #endif
675 };
676 
677 DEFINE_TYPES(riscv_cpu_type_infos)
678