xref: /qemu/target/s390x/cpu.h (revision 5a4526b2)
1 /*
2  * S/390 virtual CPU header
3  *
4  *  Copyright (c) 2009 Ulrich Hecht
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * Contributions after 2012-10-29 are licensed under the terms of the
17  * GNU GPL, version 2 or (at your option) any later version.
18  *
19  * You should have received a copy of the GNU (Lesser) General Public
20  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21  */
22 
23 #ifndef S390X_CPU_H
24 #define S390X_CPU_H
25 
26 #include "qemu-common.h"
27 #include "cpu-qom.h"
28 
29 #define TARGET_LONG_BITS 64
30 
31 #define ELF_MACHINE_UNAME "S390X"
32 
33 #define CPUArchState struct CPUS390XState
34 
35 #include "exec/cpu-defs.h"
36 #define TARGET_PAGE_BITS 12
37 
38 #define TARGET_PHYS_ADDR_SPACE_BITS 64
39 #define TARGET_VIRT_ADDR_SPACE_BITS 64
40 
41 #include "exec/cpu-all.h"
42 
43 #include "fpu/softfloat.h"
44 
45 #define NB_MMU_MODES 3
46 #define TARGET_INSN_START_EXTRA_WORDS 1
47 
48 #define MMU_MODE0_SUFFIX _primary
49 #define MMU_MODE1_SUFFIX _secondary
50 #define MMU_MODE2_SUFFIX _home
51 
52 #define MMU_USER_IDX 0
53 
54 #define MAX_EXT_QUEUE 16
55 #define MAX_IO_QUEUE 16
56 #define MAX_MCHK_QUEUE 16
57 
58 #define PSW_MCHK_MASK 0x0004000000000000
59 #define PSW_IO_MASK 0x0200000000000000
60 
61 typedef struct PSW {
62     uint64_t mask;
63     uint64_t addr;
64 } PSW;
65 
66 typedef struct ExtQueue {
67     uint32_t code;
68     uint32_t param;
69     uint32_t param64;
70 } ExtQueue;
71 
72 typedef struct IOIntQueue {
73     uint16_t id;
74     uint16_t nr;
75     uint32_t parm;
76     uint32_t word;
77 } IOIntQueue;
78 
79 typedef struct MchkQueue {
80     uint16_t type;
81 } MchkQueue;
82 
83 typedef struct CPUS390XState {
84     uint64_t regs[16];     /* GP registers */
85     /*
86      * The floating point registers are part of the vector registers.
87      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
88      */
89     CPU_DoubleU vregs[32][2];  /* vector registers */
90     uint32_t aregs[16];    /* access registers */
91     uint8_t riccb[64];     /* runtime instrumentation control */
92 
93     /* Fields up to this point are not cleared by initial CPU reset */
94     struct {} start_initial_reset_fields;
95 
96     uint32_t fpc;          /* floating-point control register */
97     uint32_t cc_op;
98 
99     float_status fpu_status; /* passed to softfloat lib */
100 
101     /* The low part of a 128-bit return, or remainder of a divide.  */
102     uint64_t retxl;
103 
104     PSW psw;
105 
106     uint64_t cc_src;
107     uint64_t cc_dst;
108     uint64_t cc_vr;
109 
110     uint64_t ex_value;
111 
112     uint64_t __excp_addr;
113     uint64_t psa;
114 
115     uint32_t int_pgm_code;
116     uint32_t int_pgm_ilen;
117 
118     uint32_t int_svc_code;
119     uint32_t int_svc_ilen;
120 
121     uint64_t per_address;
122     uint16_t per_perc_atmid;
123 
124     uint64_t cregs[16]; /* control registers */
125 
126     ExtQueue ext_queue[MAX_EXT_QUEUE];
127     IOIntQueue io_queue[MAX_IO_QUEUE][8];
128     MchkQueue mchk_queue[MAX_MCHK_QUEUE];
129 
130     int pending_int;
131     int ext_index;
132     int io_index[8];
133     int mchk_index;
134 
135     uint64_t ckc;
136     uint64_t cputm;
137     uint32_t todpr;
138 
139     uint64_t pfault_token;
140     uint64_t pfault_compare;
141     uint64_t pfault_select;
142 
143     uint64_t gbea;
144     uint64_t pp;
145 
146     /* Fields up to this point are cleared by a CPU reset */
147     struct {} end_reset_fields;
148 
149     CPU_COMMON
150 
151     uint32_t cpu_num;
152     uint64_t cpuid;
153 
154     uint64_t tod_offset;
155     uint64_t tod_basetime;
156     QEMUTimer *tod_timer;
157 
158     QEMUTimer *cpu_timer;
159 
160     /*
161      * The cpu state represents the logical state of a cpu. In contrast to other
162      * architectures, there is a difference between a halt and a stop on s390.
163      * If all cpus are either stopped (including check stop) or in the disabled
164      * wait state, the vm can be shut down.
165      */
166 #define CPU_STATE_UNINITIALIZED        0x00
167 #define CPU_STATE_STOPPED              0x01
168 #define CPU_STATE_CHECK_STOP           0x02
169 #define CPU_STATE_OPERATING            0x03
170 #define CPU_STATE_LOAD                 0x04
171     uint8_t cpu_state;
172 
173     /* currently processed sigp order */
174     uint8_t sigp_order;
175 
176 } CPUS390XState;
177 
178 static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
179 {
180     return &cs->vregs[nr][0];
181 }
182 
183 /**
184  * S390CPU:
185  * @env: #CPUS390XState.
186  *
187  * An S/390 CPU.
188  */
189 struct S390CPU {
190     /*< private >*/
191     CPUState parent_obj;
192     /*< public >*/
193 
194     CPUS390XState env;
195     int64_t id;
196     S390CPUModel *model;
197     /* needed for live migration */
198     void *irqstate;
199     uint32_t irqstate_saved_size;
200 };
201 
202 static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
203 {
204     return container_of(env, S390CPU, env);
205 }
206 
207 #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
208 
209 #define ENV_OFFSET offsetof(S390CPU, env)
210 
211 #ifndef CONFIG_USER_ONLY
212 extern const struct VMStateDescription vmstate_s390_cpu;
213 #endif
214 
215 void s390_cpu_do_interrupt(CPUState *cpu);
216 bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req);
217 void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
218                          int flags);
219 int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
220                               int cpuid, void *opaque);
221 
222 hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
223 hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr);
224 int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
225 int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
226 void s390_cpu_gdb_init(CPUState *cs);
227 void s390x_cpu_debug_excp_handler(CPUState *cs);
228 
229 #include "sysemu/kvm.h"
230 
231 /* distinguish between 24 bit and 31 bit addressing */
232 #define HIGH_ORDER_BIT 0x80000000
233 
234 /* Interrupt Codes */
235 /* Program Interrupts */
236 #define PGM_OPERATION                   0x0001
237 #define PGM_PRIVILEGED                  0x0002
238 #define PGM_EXECUTE                     0x0003
239 #define PGM_PROTECTION                  0x0004
240 #define PGM_ADDRESSING                  0x0005
241 #define PGM_SPECIFICATION               0x0006
242 #define PGM_DATA                        0x0007
243 #define PGM_FIXPT_OVERFLOW              0x0008
244 #define PGM_FIXPT_DIVIDE                0x0009
245 #define PGM_DEC_OVERFLOW                0x000a
246 #define PGM_DEC_DIVIDE                  0x000b
247 #define PGM_HFP_EXP_OVERFLOW            0x000c
248 #define PGM_HFP_EXP_UNDERFLOW           0x000d
249 #define PGM_HFP_SIGNIFICANCE            0x000e
250 #define PGM_HFP_DIVIDE                  0x000f
251 #define PGM_SEGMENT_TRANS               0x0010
252 #define PGM_PAGE_TRANS                  0x0011
253 #define PGM_TRANS_SPEC                  0x0012
254 #define PGM_SPECIAL_OP                  0x0013
255 #define PGM_OPERAND                     0x0015
256 #define PGM_TRACE_TABLE                 0x0016
257 #define PGM_SPACE_SWITCH                0x001c
258 #define PGM_HFP_SQRT                    0x001d
259 #define PGM_PC_TRANS_SPEC               0x001f
260 #define PGM_AFX_TRANS                   0x0020
261 #define PGM_ASX_TRANS                   0x0021
262 #define PGM_LX_TRANS                    0x0022
263 #define PGM_EX_TRANS                    0x0023
264 #define PGM_PRIM_AUTH                   0x0024
265 #define PGM_SEC_AUTH                    0x0025
266 #define PGM_ALET_SPEC                   0x0028
267 #define PGM_ALEN_SPEC                   0x0029
268 #define PGM_ALE_SEQ                     0x002a
269 #define PGM_ASTE_VALID                  0x002b
270 #define PGM_ASTE_SEQ                    0x002c
271 #define PGM_EXT_AUTH                    0x002d
272 #define PGM_STACK_FULL                  0x0030
273 #define PGM_STACK_EMPTY                 0x0031
274 #define PGM_STACK_SPEC                  0x0032
275 #define PGM_STACK_TYPE                  0x0033
276 #define PGM_STACK_OP                    0x0034
277 #define PGM_ASCE_TYPE                   0x0038
278 #define PGM_REG_FIRST_TRANS             0x0039
279 #define PGM_REG_SEC_TRANS               0x003a
280 #define PGM_REG_THIRD_TRANS             0x003b
281 #define PGM_MONITOR                     0x0040
282 #define PGM_PER                         0x0080
283 #define PGM_CRYPTO                      0x0119
284 
285 /* External Interrupts */
286 #define EXT_INTERRUPT_KEY               0x0040
287 #define EXT_CLOCK_COMP                  0x1004
288 #define EXT_CPU_TIMER                   0x1005
289 #define EXT_MALFUNCTION                 0x1200
290 #define EXT_EMERGENCY                   0x1201
291 #define EXT_EXTERNAL_CALL               0x1202
292 #define EXT_ETR                         0x1406
293 #define EXT_SERVICE                     0x2401
294 #define EXT_VIRTIO                      0x2603
295 
296 /* PSW defines */
297 #undef PSW_MASK_PER
298 #undef PSW_MASK_DAT
299 #undef PSW_MASK_IO
300 #undef PSW_MASK_EXT
301 #undef PSW_MASK_KEY
302 #undef PSW_SHIFT_KEY
303 #undef PSW_MASK_MCHECK
304 #undef PSW_MASK_WAIT
305 #undef PSW_MASK_PSTATE
306 #undef PSW_MASK_ASC
307 #undef PSW_MASK_CC
308 #undef PSW_MASK_PM
309 #undef PSW_MASK_64
310 #undef PSW_MASK_32
311 #undef PSW_MASK_ESA_ADDR
312 
313 #define PSW_MASK_PER            0x4000000000000000ULL
314 #define PSW_MASK_DAT            0x0400000000000000ULL
315 #define PSW_MASK_IO             0x0200000000000000ULL
316 #define PSW_MASK_EXT            0x0100000000000000ULL
317 #define PSW_MASK_KEY            0x00F0000000000000ULL
318 #define PSW_SHIFT_KEY           56
319 #define PSW_MASK_MCHECK         0x0004000000000000ULL
320 #define PSW_MASK_WAIT           0x0002000000000000ULL
321 #define PSW_MASK_PSTATE         0x0001000000000000ULL
322 #define PSW_MASK_ASC            0x0000C00000000000ULL
323 #define PSW_MASK_CC             0x0000300000000000ULL
324 #define PSW_MASK_PM             0x00000F0000000000ULL
325 #define PSW_MASK_64             0x0000000100000000ULL
326 #define PSW_MASK_32             0x0000000080000000ULL
327 #define PSW_MASK_ESA_ADDR       0x000000007fffffffULL
328 
329 #undef PSW_ASC_PRIMARY
330 #undef PSW_ASC_ACCREG
331 #undef PSW_ASC_SECONDARY
332 #undef PSW_ASC_HOME
333 
334 #define PSW_ASC_PRIMARY         0x0000000000000000ULL
335 #define PSW_ASC_ACCREG          0x0000400000000000ULL
336 #define PSW_ASC_SECONDARY       0x0000800000000000ULL
337 #define PSW_ASC_HOME            0x0000C00000000000ULL
338 
339 /* tb flags */
340 
341 #define FLAG_MASK_PER           (PSW_MASK_PER    >> 32)
342 #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> 32)
343 #define FLAG_MASK_IO            (PSW_MASK_IO     >> 32)
344 #define FLAG_MASK_EXT           (PSW_MASK_EXT    >> 32)
345 #define FLAG_MASK_KEY           (PSW_MASK_KEY    >> 32)
346 #define FLAG_MASK_MCHECK        (PSW_MASK_MCHECK >> 32)
347 #define FLAG_MASK_WAIT          (PSW_MASK_WAIT   >> 32)
348 #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> 32)
349 #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> 32)
350 #define FLAG_MASK_CC            (PSW_MASK_CC     >> 32)
351 #define FLAG_MASK_PM            (PSW_MASK_PM     >> 32)
352 #define FLAG_MASK_64            (PSW_MASK_64     >> 32)
353 #define FLAG_MASK_32            0x00001000
354 
355 /* Control register 0 bits */
356 #define CR0_LOWPROT             0x0000000010000000ULL
357 #define CR0_EDAT                0x0000000000800000ULL
358 
359 /* MMU */
360 #define MMU_PRIMARY_IDX         0
361 #define MMU_SECONDARY_IDX       1
362 #define MMU_HOME_IDX            2
363 
364 static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
365 {
366     switch (env->psw.mask & PSW_MASK_ASC) {
367     case PSW_ASC_PRIMARY:
368         return MMU_PRIMARY_IDX;
369     case PSW_ASC_SECONDARY:
370         return MMU_SECONDARY_IDX;
371     case PSW_ASC_HOME:
372         return MMU_HOME_IDX;
373     case PSW_ASC_ACCREG:
374         /* Fallthrough: access register mode is not yet supported */
375     default:
376         abort();
377     }
378 }
379 
380 static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
381 {
382     switch (mmu_idx) {
383     case MMU_PRIMARY_IDX:
384         return PSW_ASC_PRIMARY;
385     case MMU_SECONDARY_IDX:
386         return PSW_ASC_SECONDARY;
387     case MMU_HOME_IDX:
388         return PSW_ASC_HOME;
389     default:
390         abort();
391     }
392 }
393 
394 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
395                                         target_ulong *cs_base, uint32_t *flags)
396 {
397     *pc = env->psw.addr;
398     *cs_base = env->ex_value;
399     *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
400              ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
401 }
402 
403 #define MAX_ILEN 6
404 
405 /* While the PoO talks about ILC (a number between 1-3) what is actually
406    stored in LowCore is shifted left one bit (an even between 2-6).  As
407    this is the actual length of the insn and therefore more useful, that
408    is what we want to pass around and manipulate.  To make sure that we
409    have applied this distinction universally, rename the "ILC" to "ILEN".  */
410 static inline int get_ilen(uint8_t opc)
411 {
412     switch (opc >> 6) {
413     case 0:
414         return 2;
415     case 1:
416     case 2:
417         return 4;
418     default:
419         return 6;
420     }
421 }
422 
423 /* PER bits from control register 9 */
424 #define PER_CR9_EVENT_BRANCH           0x80000000
425 #define PER_CR9_EVENT_IFETCH           0x40000000
426 #define PER_CR9_EVENT_STORE            0x20000000
427 #define PER_CR9_EVENT_STORE_REAL       0x08000000
428 #define PER_CR9_EVENT_NULLIFICATION    0x01000000
429 #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
430 #define PER_CR9_CONTROL_ALTERATION     0x00200000
431 
432 /* PER bits from the PER CODE/ATMID/AI in lowcore */
433 #define PER_CODE_EVENT_BRANCH          0x8000
434 #define PER_CODE_EVENT_IFETCH          0x4000
435 #define PER_CODE_EVENT_STORE           0x2000
436 #define PER_CODE_EVENT_STORE_REAL      0x0800
437 #define PER_CODE_EVENT_NULLIFICATION   0x0100
438 
439 /* Compute the ATMID field that is stored in the per_perc_atmid lowcore
440    entry when a PER exception is triggered.  */
441 static inline uint8_t get_per_atmid(CPUS390XState *env)
442 {
443     return ((env->psw.mask & PSW_MASK_64) ?      (1 << 7) : 0) |
444            (                                     (1 << 6)    ) |
445            ((env->psw.mask & PSW_MASK_32) ?      (1 << 5) : 0) |
446            ((env->psw.mask & PSW_MASK_DAT)?      (1 << 4) : 0) |
447            ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
448            ((env->psw.mask & PSW_ASC_ACCREG)?    (1 << 2) : 0);
449 }
450 
451 /* Check if an address is within the PER starting address and the PER
452    ending address.  The address range might loop.  */
453 static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
454 {
455     if (env->cregs[10] <= env->cregs[11]) {
456         return env->cregs[10] <= addr && addr <= env->cregs[11];
457     } else {
458         return env->cregs[10] <= addr || addr <= env->cregs[11];
459     }
460 }
461 
462 #ifndef CONFIG_USER_ONLY
463 void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
464 #endif
465 
466 S390CPU *cpu_s390x_init(const char *cpu_model);
467 S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
468 S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
469 void s390x_translate_init(void);
470 
471 /* you can call this signal handler from your SIGBUS and SIGSEGV
472    signal handlers to inform the virtual CPU of exceptions. non zero
473    is returned if the signal was handled by the virtual CPU.  */
474 int cpu_s390x_signal_handler(int host_signum, void *pinfo,
475                            void *puc);
476 int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
477                               int mmu_idx);
478 
479 
480 #ifndef CONFIG_USER_ONLY
481 void do_restart_interrupt(CPUS390XState *env);
482 void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
483                                    MMUAccessType access_type,
484                                    int mmu_idx, uintptr_t retaddr);
485 
486 static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
487                                        uint8_t *ar)
488 {
489     hwaddr addr = 0;
490     uint8_t reg;
491 
492     reg = ipb >> 28;
493     if (reg > 0) {
494         addr = env->regs[reg];
495     }
496     addr += (ipb >> 16) & 0xfff;
497     if (ar) {
498         *ar = reg;
499     }
500 
501     return addr;
502 }
503 
504 /* Base/displacement are at the same locations. */
505 #define decode_basedisp_rs decode_basedisp_s
506 
507 /* helper functions for run_on_cpu() */
508 static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
509 {
510     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
511 
512     scc->cpu_reset(cs);
513 }
514 static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
515 {
516     cpu_reset(cs);
517 }
518 
519 void s390x_tod_timer(void *opaque);
520 void s390x_cpu_timer(void *opaque);
521 
522 int s390_virtio_hypercall(CPUS390XState *env);
523 
524 #ifdef CONFIG_KVM
525 void kvm_s390_service_interrupt(uint32_t parm);
526 void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
527 void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
528 int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
529 void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
530 int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
531                     int len, bool is_write);
532 int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
533 int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
534 #else
535 static inline void kvm_s390_service_interrupt(uint32_t parm)
536 {
537 }
538 static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
539 {
540     return -ENOSYS;
541 }
542 static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
543 {
544     return -ENOSYS;
545 }
546 static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
547                                   void *hostbuf, int len, bool is_write)
548 {
549     return -ENOSYS;
550 }
551 static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
552                                              uint64_t te_code)
553 {
554 }
555 #endif
556 
557 static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
558 {
559     if (kvm_enabled()) {
560         return kvm_s390_get_clock(tod_high, tod_low);
561     }
562     /* Fixme TCG */
563     *tod_high = 0;
564     *tod_low = 0;
565     return 0;
566 }
567 
568 static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
569 {
570     if (kvm_enabled()) {
571         return kvm_s390_set_clock(tod_high, tod_low);
572     }
573     /* Fixme TCG */
574     return 0;
575 }
576 
577 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
578 unsigned int s390_cpu_halt(S390CPU *cpu);
579 void s390_cpu_unhalt(S390CPU *cpu);
580 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
581 static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
582 {
583     return cpu->env.cpu_state;
584 }
585 
586 void gtod_save(QEMUFile *f, void *opaque);
587 int gtod_load(QEMUFile *f, void *opaque, int version_id);
588 
589 void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
590                     uint64_t param64);
591 
592 /* ioinst.c */
593 void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1);
594 void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1);
595 void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1);
596 void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
597 void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
598 void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb);
599 void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
600 int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
601 void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb);
602 int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb);
603 void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
604                         uint32_t ipb);
605 void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1);
606 void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1);
607 void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1);
608 
609 /* service interrupts are floating therefore we must not pass an cpustate */
610 void s390_sclp_extint(uint32_t parm);
611 
612 #else
613 static inline unsigned int s390_cpu_halt(S390CPU *cpu)
614 {
615     return 0;
616 }
617 
618 static inline void s390_cpu_unhalt(S390CPU *cpu)
619 {
620 }
621 
622 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
623 {
624     return 0;
625 }
626 #endif
627 
628 extern void subsystem_reset(void);
629 
630 #define cpu_init(model) CPU(cpu_s390x_init(model))
631 #define cpu_signal_handler cpu_s390x_signal_handler
632 
633 void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
634 #define cpu_list s390_cpu_list
635 void s390_cpu_model_register_props(Object *obj);
636 void s390_cpu_model_class_register_props(ObjectClass *oc);
637 void s390_realize_cpu_model(CPUState *cs, Error **errp);
638 ObjectClass *s390_cpu_class_by_name(const char *name);
639 
640 #define EXCP_EXT 1 /* external interrupt */
641 #define EXCP_SVC 2 /* supervisor call (syscall) */
642 #define EXCP_PGM 3 /* program interruption */
643 #define EXCP_IO  7 /* I/O interrupt */
644 #define EXCP_MCHK 8 /* machine check */
645 
646 #define INTERRUPT_EXT        (1 << 0)
647 #define INTERRUPT_TOD        (1 << 1)
648 #define INTERRUPT_CPUTIMER   (1 << 2)
649 #define INTERRUPT_IO         (1 << 3)
650 #define INTERRUPT_MCHK       (1 << 4)
651 
652 /* Program Status Word.  */
653 #define S390_PSWM_REGNUM 0
654 #define S390_PSWA_REGNUM 1
655 /* General Purpose Registers.  */
656 #define S390_R0_REGNUM 2
657 #define S390_R1_REGNUM 3
658 #define S390_R2_REGNUM 4
659 #define S390_R3_REGNUM 5
660 #define S390_R4_REGNUM 6
661 #define S390_R5_REGNUM 7
662 #define S390_R6_REGNUM 8
663 #define S390_R7_REGNUM 9
664 #define S390_R8_REGNUM 10
665 #define S390_R9_REGNUM 11
666 #define S390_R10_REGNUM 12
667 #define S390_R11_REGNUM 13
668 #define S390_R12_REGNUM 14
669 #define S390_R13_REGNUM 15
670 #define S390_R14_REGNUM 16
671 #define S390_R15_REGNUM 17
672 /* Total Core Registers. */
673 #define S390_NUM_CORE_REGS 18
674 
675 /* CC optimization */
676 
677 /* Instead of computing the condition codes after each x86 instruction,
678  * QEMU just stores the result (called CC_DST), the type of operation
679  * (called CC_OP) and whatever operands are needed (CC_SRC and possibly
680  * CC_VR). When the condition codes are needed, the condition codes can
681  * be calculated using this information. Condition codes are not generated
682  * if they are only needed for conditional branches.
683  */
684 enum cc_op {
685     CC_OP_CONST0 = 0,           /* CC is 0 */
686     CC_OP_CONST1,               /* CC is 1 */
687     CC_OP_CONST2,               /* CC is 2 */
688     CC_OP_CONST3,               /* CC is 3 */
689 
690     CC_OP_DYNAMIC,              /* CC calculation defined by env->cc_op */
691     CC_OP_STATIC,               /* CC value is env->cc_op */
692 
693     CC_OP_NZ,                   /* env->cc_dst != 0 */
694     CC_OP_LTGT_32,              /* signed less/greater than (32bit) */
695     CC_OP_LTGT_64,              /* signed less/greater than (64bit) */
696     CC_OP_LTUGTU_32,            /* unsigned less/greater than (32bit) */
697     CC_OP_LTUGTU_64,            /* unsigned less/greater than (64bit) */
698     CC_OP_LTGT0_32,             /* signed less/greater than 0 (32bit) */
699     CC_OP_LTGT0_64,             /* signed less/greater than 0 (64bit) */
700 
701     CC_OP_ADD_64,               /* overflow on add (64bit) */
702     CC_OP_ADDU_64,              /* overflow on unsigned add (64bit) */
703     CC_OP_ADDC_64,              /* overflow on unsigned add-carry (64bit) */
704     CC_OP_SUB_64,               /* overflow on subtraction (64bit) */
705     CC_OP_SUBU_64,              /* overflow on unsigned subtraction (64bit) */
706     CC_OP_SUBB_64,              /* overflow on unsigned sub-borrow (64bit) */
707     CC_OP_ABS_64,               /* sign eval on abs (64bit) */
708     CC_OP_NABS_64,              /* sign eval on nabs (64bit) */
709 
710     CC_OP_ADD_32,               /* overflow on add (32bit) */
711     CC_OP_ADDU_32,              /* overflow on unsigned add (32bit) */
712     CC_OP_ADDC_32,              /* overflow on unsigned add-carry (32bit) */
713     CC_OP_SUB_32,               /* overflow on subtraction (32bit) */
714     CC_OP_SUBU_32,              /* overflow on unsigned subtraction (32bit) */
715     CC_OP_SUBB_32,              /* overflow on unsigned sub-borrow (32bit) */
716     CC_OP_ABS_32,               /* sign eval on abs (64bit) */
717     CC_OP_NABS_32,              /* sign eval on nabs (64bit) */
718 
719     CC_OP_COMP_32,              /* complement */
720     CC_OP_COMP_64,              /* complement */
721 
722     CC_OP_TM_32,                /* test under mask (32bit) */
723     CC_OP_TM_64,                /* test under mask (64bit) */
724 
725     CC_OP_NZ_F32,               /* FP dst != 0 (32bit) */
726     CC_OP_NZ_F64,               /* FP dst != 0 (64bit) */
727     CC_OP_NZ_F128,              /* FP dst != 0 (128bit) */
728 
729     CC_OP_ICM,                  /* insert characters under mask */
730     CC_OP_SLA_32,               /* Calculate shift left signed (32bit) */
731     CC_OP_SLA_64,               /* Calculate shift left signed (64bit) */
732     CC_OP_FLOGR,                /* find leftmost one */
733     CC_OP_MAX
734 };
735 
736 static const char *cc_names[] = {
737     [CC_OP_CONST0]    = "CC_OP_CONST0",
738     [CC_OP_CONST1]    = "CC_OP_CONST1",
739     [CC_OP_CONST2]    = "CC_OP_CONST2",
740     [CC_OP_CONST3]    = "CC_OP_CONST3",
741     [CC_OP_DYNAMIC]   = "CC_OP_DYNAMIC",
742     [CC_OP_STATIC]    = "CC_OP_STATIC",
743     [CC_OP_NZ]        = "CC_OP_NZ",
744     [CC_OP_LTGT_32]   = "CC_OP_LTGT_32",
745     [CC_OP_LTGT_64]   = "CC_OP_LTGT_64",
746     [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
747     [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
748     [CC_OP_LTGT0_32]  = "CC_OP_LTGT0_32",
749     [CC_OP_LTGT0_64]  = "CC_OP_LTGT0_64",
750     [CC_OP_ADD_64]    = "CC_OP_ADD_64",
751     [CC_OP_ADDU_64]   = "CC_OP_ADDU_64",
752     [CC_OP_ADDC_64]   = "CC_OP_ADDC_64",
753     [CC_OP_SUB_64]    = "CC_OP_SUB_64",
754     [CC_OP_SUBU_64]   = "CC_OP_SUBU_64",
755     [CC_OP_SUBB_64]   = "CC_OP_SUBB_64",
756     [CC_OP_ABS_64]    = "CC_OP_ABS_64",
757     [CC_OP_NABS_64]   = "CC_OP_NABS_64",
758     [CC_OP_ADD_32]    = "CC_OP_ADD_32",
759     [CC_OP_ADDU_32]   = "CC_OP_ADDU_32",
760     [CC_OP_ADDC_32]   = "CC_OP_ADDC_32",
761     [CC_OP_SUB_32]    = "CC_OP_SUB_32",
762     [CC_OP_SUBU_32]   = "CC_OP_SUBU_32",
763     [CC_OP_SUBB_32]   = "CC_OP_SUBB_32",
764     [CC_OP_ABS_32]    = "CC_OP_ABS_32",
765     [CC_OP_NABS_32]   = "CC_OP_NABS_32",
766     [CC_OP_COMP_32]   = "CC_OP_COMP_32",
767     [CC_OP_COMP_64]   = "CC_OP_COMP_64",
768     [CC_OP_TM_32]     = "CC_OP_TM_32",
769     [CC_OP_TM_64]     = "CC_OP_TM_64",
770     [CC_OP_NZ_F32]    = "CC_OP_NZ_F32",
771     [CC_OP_NZ_F64]    = "CC_OP_NZ_F64",
772     [CC_OP_NZ_F128]   = "CC_OP_NZ_F128",
773     [CC_OP_ICM]       = "CC_OP_ICM",
774     [CC_OP_SLA_32]    = "CC_OP_SLA_32",
775     [CC_OP_SLA_64]    = "CC_OP_SLA_64",
776     [CC_OP_FLOGR]     = "CC_OP_FLOGR",
777 };
778 
779 static inline const char *cc_name(int cc_op)
780 {
781     return cc_names[cc_op];
782 }
783 
784 static inline void setcc(S390CPU *cpu, uint64_t cc)
785 {
786     CPUS390XState *env = &cpu->env;
787 
788     env->psw.mask &= ~(3ull << 44);
789     env->psw.mask |= (cc & 3) << 44;
790     env->cc_op = cc;
791 }
792 
793 typedef struct LowCore
794 {
795     /* prefix area: defined by architecture */
796     uint32_t        ccw1[2];                  /* 0x000 */
797     uint32_t        ccw2[4];                  /* 0x008 */
798     uint8_t         pad1[0x80-0x18];          /* 0x018 */
799     uint32_t        ext_params;               /* 0x080 */
800     uint16_t        cpu_addr;                 /* 0x084 */
801     uint16_t        ext_int_code;             /* 0x086 */
802     uint16_t        svc_ilen;                 /* 0x088 */
803     uint16_t        svc_code;                 /* 0x08a */
804     uint16_t        pgm_ilen;                 /* 0x08c */
805     uint16_t        pgm_code;                 /* 0x08e */
806     uint32_t        data_exc_code;            /* 0x090 */
807     uint16_t        mon_class_num;            /* 0x094 */
808     uint16_t        per_perc_atmid;           /* 0x096 */
809     uint64_t        per_address;              /* 0x098 */
810     uint8_t         exc_access_id;            /* 0x0a0 */
811     uint8_t         per_access_id;            /* 0x0a1 */
812     uint8_t         op_access_id;             /* 0x0a2 */
813     uint8_t         ar_access_id;             /* 0x0a3 */
814     uint8_t         pad2[0xA8-0xA4];          /* 0x0a4 */
815     uint64_t        trans_exc_code;           /* 0x0a8 */
816     uint64_t        monitor_code;             /* 0x0b0 */
817     uint16_t        subchannel_id;            /* 0x0b8 */
818     uint16_t        subchannel_nr;            /* 0x0ba */
819     uint32_t        io_int_parm;              /* 0x0bc */
820     uint32_t        io_int_word;              /* 0x0c0 */
821     uint8_t         pad3[0xc8-0xc4];          /* 0x0c4 */
822     uint32_t        stfl_fac_list;            /* 0x0c8 */
823     uint8_t         pad4[0xe8-0xcc];          /* 0x0cc */
824     uint32_t        mcck_interruption_code[2]; /* 0x0e8 */
825     uint8_t         pad5[0xf4-0xf0];          /* 0x0f0 */
826     uint32_t        external_damage_code;     /* 0x0f4 */
827     uint64_t        failing_storage_address;  /* 0x0f8 */
828     uint8_t         pad6[0x110-0x100];        /* 0x100 */
829     uint64_t        per_breaking_event_addr;  /* 0x110 */
830     uint8_t         pad7[0x120-0x118];        /* 0x118 */
831     PSW             restart_old_psw;          /* 0x120 */
832     PSW             external_old_psw;         /* 0x130 */
833     PSW             svc_old_psw;              /* 0x140 */
834     PSW             program_old_psw;          /* 0x150 */
835     PSW             mcck_old_psw;             /* 0x160 */
836     PSW             io_old_psw;               /* 0x170 */
837     uint8_t         pad8[0x1a0-0x180];        /* 0x180 */
838     PSW             restart_new_psw;          /* 0x1a0 */
839     PSW             external_new_psw;         /* 0x1b0 */
840     PSW             svc_new_psw;              /* 0x1c0 */
841     PSW             program_new_psw;          /* 0x1d0 */
842     PSW             mcck_new_psw;             /* 0x1e0 */
843     PSW             io_new_psw;               /* 0x1f0 */
844     PSW             return_psw;               /* 0x200 */
845     uint8_t         irb[64];                  /* 0x210 */
846     uint64_t        sync_enter_timer;         /* 0x250 */
847     uint64_t        async_enter_timer;        /* 0x258 */
848     uint64_t        exit_timer;               /* 0x260 */
849     uint64_t        last_update_timer;        /* 0x268 */
850     uint64_t        user_timer;               /* 0x270 */
851     uint64_t        system_timer;             /* 0x278 */
852     uint64_t        last_update_clock;        /* 0x280 */
853     uint64_t        steal_clock;              /* 0x288 */
854     PSW             return_mcck_psw;          /* 0x290 */
855     uint8_t         pad9[0xc00-0x2a0];        /* 0x2a0 */
856     /* System info area */
857     uint64_t        save_area[16];            /* 0xc00 */
858     uint8_t         pad10[0xd40-0xc80];       /* 0xc80 */
859     uint64_t        kernel_stack;             /* 0xd40 */
860     uint64_t        thread_info;              /* 0xd48 */
861     uint64_t        async_stack;              /* 0xd50 */
862     uint64_t        kernel_asce;              /* 0xd58 */
863     uint64_t        user_asce;                /* 0xd60 */
864     uint64_t        panic_stack;              /* 0xd68 */
865     uint64_t        user_exec_asce;           /* 0xd70 */
866     uint8_t         pad11[0xdc0-0xd78];       /* 0xd78 */
867 
868     /* SMP info area: defined by DJB */
869     uint64_t        clock_comparator;         /* 0xdc0 */
870     uint64_t        ext_call_fast;            /* 0xdc8 */
871     uint64_t        percpu_offset;            /* 0xdd0 */
872     uint64_t        current_task;             /* 0xdd8 */
873     uint32_t        softirq_pending;          /* 0xde0 */
874     uint32_t        pad_0x0de4;               /* 0xde4 */
875     uint64_t        int_clock;                /* 0xde8 */
876     uint8_t         pad12[0xe00-0xdf0];       /* 0xdf0 */
877 
878     /* 0xe00 is used as indicator for dump tools */
879     /* whether the kernel died with panic() or not */
880     uint32_t        panic_magic;              /* 0xe00 */
881 
882     uint8_t         pad13[0x11b8-0xe04];      /* 0xe04 */
883 
884     /* 64 bit extparam used for pfault, diag 250 etc  */
885     uint64_t        ext_params2;               /* 0x11B8 */
886 
887     uint8_t         pad14[0x1200-0x11C0];      /* 0x11C0 */
888 
889     /* System info area */
890 
891     uint64_t        floating_pt_save_area[16]; /* 0x1200 */
892     uint64_t        gpregs_save_area[16];      /* 0x1280 */
893     uint32_t        st_status_fixed_logout[4]; /* 0x1300 */
894     uint8_t         pad15[0x1318-0x1310];      /* 0x1310 */
895     uint32_t        prefixreg_save_area;       /* 0x1318 */
896     uint32_t        fpt_creg_save_area;        /* 0x131c */
897     uint8_t         pad16[0x1324-0x1320];      /* 0x1320 */
898     uint32_t        tod_progreg_save_area;     /* 0x1324 */
899     uint32_t        cpu_timer_save_area[2];    /* 0x1328 */
900     uint32_t        clock_comp_save_area[2];   /* 0x1330 */
901     uint8_t         pad17[0x1340-0x1338];      /* 0x1338 */
902     uint32_t        access_regs_save_area[16]; /* 0x1340 */
903     uint64_t        cregs_save_area[16];       /* 0x1380 */
904 
905     /* align to the top of the prefix area */
906 
907     uint8_t         pad18[0x2000-0x1400];      /* 0x1400 */
908 } QEMU_PACKED LowCore;
909 
910 /* STSI */
911 #define STSI_LEVEL_MASK         0x00000000f0000000ULL
912 #define STSI_LEVEL_CURRENT      0x0000000000000000ULL
913 #define STSI_LEVEL_1            0x0000000010000000ULL
914 #define STSI_LEVEL_2            0x0000000020000000ULL
915 #define STSI_LEVEL_3            0x0000000030000000ULL
916 #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
917 #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
918 #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
919 #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
920 
921 /* Basic Machine Configuration */
922 struct sysib_111 {
923     uint32_t res1[8];
924     uint8_t  manuf[16];
925     uint8_t  type[4];
926     uint8_t  res2[12];
927     uint8_t  model[16];
928     uint8_t  sequence[16];
929     uint8_t  plant[4];
930     uint8_t  res3[156];
931 };
932 
933 /* Basic Machine CPU */
934 struct sysib_121 {
935     uint32_t res1[80];
936     uint8_t  sequence[16];
937     uint8_t  plant[4];
938     uint8_t  res2[2];
939     uint16_t cpu_addr;
940     uint8_t  res3[152];
941 };
942 
943 /* Basic Machine CPUs */
944 struct sysib_122 {
945     uint8_t res1[32];
946     uint32_t capability;
947     uint16_t total_cpus;
948     uint16_t active_cpus;
949     uint16_t standby_cpus;
950     uint16_t reserved_cpus;
951     uint16_t adjustments[2026];
952 };
953 
954 /* LPAR CPU */
955 struct sysib_221 {
956     uint32_t res1[80];
957     uint8_t  sequence[16];
958     uint8_t  plant[4];
959     uint16_t cpu_id;
960     uint16_t cpu_addr;
961     uint8_t  res3[152];
962 };
963 
964 /* LPAR CPUs */
965 struct sysib_222 {
966     uint32_t res1[32];
967     uint16_t lpar_num;
968     uint8_t  res2;
969     uint8_t  lcpuc;
970     uint16_t total_cpus;
971     uint16_t conf_cpus;
972     uint16_t standby_cpus;
973     uint16_t reserved_cpus;
974     uint8_t  name[8];
975     uint32_t caf;
976     uint8_t  res3[16];
977     uint16_t dedicated_cpus;
978     uint16_t shared_cpus;
979     uint8_t  res4[180];
980 };
981 
982 /* VM CPUs */
983 struct sysib_322 {
984     uint8_t  res1[31];
985     uint8_t  count;
986     struct {
987         uint8_t  res2[4];
988         uint16_t total_cpus;
989         uint16_t conf_cpus;
990         uint16_t standby_cpus;
991         uint16_t reserved_cpus;
992         uint8_t  name[8];
993         uint32_t caf;
994         uint8_t  cpi[16];
995         uint8_t res5[3];
996         uint8_t ext_name_encoding;
997         uint32_t res3;
998         uint8_t uuid[16];
999     } vm[8];
1000     uint8_t res4[1504];
1001     uint8_t ext_names[8][256];
1002 };
1003 
1004 /* MMU defines */
1005 #define _ASCE_ORIGIN            ~0xfffULL /* segment table origin             */
1006 #define _ASCE_SUBSPACE          0x200     /* subspace group control           */
1007 #define _ASCE_PRIVATE_SPACE     0x100     /* private space control            */
1008 #define _ASCE_ALT_EVENT         0x80      /* storage alteration event control */
1009 #define _ASCE_SPACE_SWITCH      0x40      /* space switch event               */
1010 #define _ASCE_REAL_SPACE        0x20      /* real space control               */
1011 #define _ASCE_TYPE_MASK         0x0c      /* asce table type mask             */
1012 #define _ASCE_TYPE_REGION1      0x0c      /* region first table type          */
1013 #define _ASCE_TYPE_REGION2      0x08      /* region second table type         */
1014 #define _ASCE_TYPE_REGION3      0x04      /* region third table type          */
1015 #define _ASCE_TYPE_SEGMENT      0x00      /* segment table type               */
1016 #define _ASCE_TABLE_LENGTH      0x03      /* region table length              */
1017 
1018 #define _REGION_ENTRY_ORIGIN    ~0xfffULL /* region/segment table origin      */
1019 #define _REGION_ENTRY_RO        0x200     /* region/segment protection bit    */
1020 #define _REGION_ENTRY_TF        0xc0      /* region/segment table offset      */
1021 #define _REGION_ENTRY_INV       0x20      /* invalid region table entry       */
1022 #define _REGION_ENTRY_TYPE_MASK 0x0c      /* region/segment table type mask   */
1023 #define _REGION_ENTRY_TYPE_R1   0x0c      /* region first table type          */
1024 #define _REGION_ENTRY_TYPE_R2   0x08      /* region second table type         */
1025 #define _REGION_ENTRY_TYPE_R3   0x04      /* region third table type          */
1026 #define _REGION_ENTRY_LENGTH    0x03      /* region third length              */
1027 
1028 #define _SEGMENT_ENTRY_ORIGIN   ~0x7ffULL /* segment table origin             */
1029 #define _SEGMENT_ENTRY_FC       0x400     /* format control                   */
1030 #define _SEGMENT_ENTRY_RO       0x200     /* page protection bit              */
1031 #define _SEGMENT_ENTRY_INV      0x20      /* invalid segment table entry      */
1032 
1033 #define VADDR_PX                0xff000   /* page index bits                  */
1034 
1035 #define _PAGE_RO        0x200            /* HW read-only bit  */
1036 #define _PAGE_INVALID   0x400            /* HW invalid bit    */
1037 #define _PAGE_RES0      0x800            /* bit must be zero  */
1038 
1039 #define SK_C                    (0x1 << 1)
1040 #define SK_R                    (0x1 << 2)
1041 #define SK_F                    (0x1 << 3)
1042 #define SK_ACC_MASK             (0xf << 4)
1043 
1044 /* SIGP order codes */
1045 #define SIGP_SENSE             0x01
1046 #define SIGP_EXTERNAL_CALL     0x02
1047 #define SIGP_EMERGENCY         0x03
1048 #define SIGP_START             0x04
1049 #define SIGP_STOP              0x05
1050 #define SIGP_RESTART           0x06
1051 #define SIGP_STOP_STORE_STATUS 0x09
1052 #define SIGP_INITIAL_CPU_RESET 0x0b
1053 #define SIGP_CPU_RESET         0x0c
1054 #define SIGP_SET_PREFIX        0x0d
1055 #define SIGP_STORE_STATUS_ADDR 0x0e
1056 #define SIGP_SET_ARCH          0x12
1057 #define SIGP_STORE_ADTL_STATUS 0x17
1058 
1059 /* SIGP condition codes */
1060 #define SIGP_CC_ORDER_CODE_ACCEPTED 0
1061 #define SIGP_CC_STATUS_STORED       1
1062 #define SIGP_CC_BUSY                2
1063 #define SIGP_CC_NOT_OPERATIONAL     3
1064 
1065 /* SIGP status bits */
1066 #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
1067 #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
1068 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
1069 #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
1070 #define SIGP_STAT_STOPPED           0x00000040UL
1071 #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
1072 #define SIGP_STAT_CHECK_STOP        0x00000010UL
1073 #define SIGP_STAT_INOPERATIVE       0x00000004UL
1074 #define SIGP_STAT_INVALID_ORDER     0x00000002UL
1075 #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
1076 
1077 /* SIGP SET ARCHITECTURE modes */
1078 #define SIGP_MODE_ESA_S390 0
1079 #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
1080 #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
1081 
1082 /* SIGP order code mask corresponding to bit positions 56-63 */
1083 #define SIGP_ORDER_MASK 0x000000ff
1084 
1085 void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
1086 target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr);
1087 int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
1088                   target_ulong *raddr, int *flags, bool exc);
1089 int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
1090 uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
1091                  uint64_t vr);
1092 void s390_cpu_recompute_watchpoints(CPUState *cs);
1093 
1094 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
1095                          int len, bool is_write);
1096 
1097 #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
1098         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
1099 #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
1100         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
1101 #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
1102         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
1103 
1104 /* The value of the TOD clock for 1.1.1970. */
1105 #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
1106 
1107 /* Converts ns to s390's clock format */
1108 static inline uint64_t time2tod(uint64_t ns) {
1109     return (ns << 9) / 125;
1110 }
1111 
1112 /* Converts s390's clock format to ns */
1113 static inline uint64_t tod2time(uint64_t t) {
1114     return (t * 125) >> 9;
1115 }
1116 
1117 /* from s390-virtio-ccw */
1118 #define MEM_SECTION_SIZE             0x10000000UL
1119 #define MAX_AVAIL_SLOTS              32
1120 
1121 /* fpu_helper.c */
1122 uint32_t set_cc_nz_f32(float32 v);
1123 uint32_t set_cc_nz_f64(float64 v);
1124 uint32_t set_cc_nz_f128(float128 v);
1125 
1126 /* misc_helper.c */
1127 #ifndef CONFIG_USER_ONLY
1128 int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
1129 void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1130 #endif
1131 /* automatically detect the instruction length */
1132 #define ILEN_AUTO                   0xff
1133 void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
1134 void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1135                                      uintptr_t retaddr);
1136 
1137 #ifdef CONFIG_KVM
1138 void kvm_s390_io_interrupt(uint16_t subchannel_id,
1139                            uint16_t subchannel_nr, uint32_t io_int_parm,
1140                            uint32_t io_int_word);
1141 void kvm_s390_crw_mchk(void);
1142 void kvm_s390_enable_css_support(S390CPU *cpu);
1143 int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1144                                     int vq, bool assign);
1145 int kvm_s390_cpu_restart(S390CPU *cpu);
1146 int kvm_s390_get_memslot_count(KVMState *s);
1147 void kvm_s390_cmma_reset(void);
1148 int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
1149 void kvm_s390_reset_vcpu(S390CPU *cpu);
1150 int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
1151 void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
1152 int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
1153 int kvm_s390_get_ri(void);
1154 void kvm_s390_crypto_reset(void);
1155 #else
1156 static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
1157                                         uint16_t subchannel_nr,
1158                                         uint32_t io_int_parm,
1159                                         uint32_t io_int_word)
1160 {
1161 }
1162 static inline void kvm_s390_crw_mchk(void)
1163 {
1164 }
1165 static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1166 {
1167 }
1168 static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1169                                                   uint32_t sch, int vq,
1170                                                   bool assign)
1171 {
1172     return -ENOSYS;
1173 }
1174 static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1175 {
1176     return -ENOSYS;
1177 }
1178 static inline void kvm_s390_cmma_reset(void)
1179 {
1180 }
1181 static inline int kvm_s390_get_memslot_count(KVMState *s)
1182 {
1183   return MAX_AVAIL_SLOTS;
1184 }
1185 static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1186 {
1187     return -ENOSYS;
1188 }
1189 static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1190 {
1191 }
1192 static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1193                                          uint64_t *hw_limit)
1194 {
1195     return 0;
1196 }
1197 static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
1198 {
1199 }
1200 static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
1201 {
1202     return 0;
1203 }
1204 static inline int kvm_s390_get_ri(void)
1205 {
1206     return 0;
1207 }
1208 static inline void kvm_s390_crypto_reset(void)
1209 {
1210 }
1211 #endif
1212 
1213 static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1214 {
1215     if (kvm_enabled()) {
1216         return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1217     }
1218     return 0;
1219 }
1220 
1221 static inline void s390_cmma_reset(void)
1222 {
1223     if (kvm_enabled()) {
1224         kvm_s390_cmma_reset();
1225     }
1226 }
1227 
1228 static inline int s390_cpu_restart(S390CPU *cpu)
1229 {
1230     if (kvm_enabled()) {
1231         return kvm_s390_cpu_restart(cpu);
1232     }
1233     return -ENOSYS;
1234 }
1235 
1236 static inline int s390_get_memslot_count(KVMState *s)
1237 {
1238     if (kvm_enabled()) {
1239         return kvm_s390_get_memslot_count(s);
1240     } else {
1241         return MAX_AVAIL_SLOTS;
1242     }
1243 }
1244 
1245 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1246                        uint32_t io_int_parm, uint32_t io_int_word);
1247 void s390_crw_mchk(void);
1248 
1249 static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1250                                               uint32_t sch_id, int vq,
1251                                               bool assign)
1252 {
1253     return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
1254 }
1255 
1256 static inline void s390_crypto_reset(void)
1257 {
1258     if (kvm_enabled()) {
1259         kvm_s390_crypto_reset();
1260     }
1261 }
1262 
1263 static inline bool s390_get_squash_mcss(void)
1264 {
1265     if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss",
1266                                  NULL)) {
1267         return true;
1268     }
1269 
1270     return false;
1271 }
1272 
1273 /* machine check interruption code */
1274 
1275 /* subclasses */
1276 #define MCIC_SC_SD 0x8000000000000000ULL
1277 #define MCIC_SC_PD 0x4000000000000000ULL
1278 #define MCIC_SC_SR 0x2000000000000000ULL
1279 #define MCIC_SC_CD 0x0800000000000000ULL
1280 #define MCIC_SC_ED 0x0400000000000000ULL
1281 #define MCIC_SC_DG 0x0100000000000000ULL
1282 #define MCIC_SC_W  0x0080000000000000ULL
1283 #define MCIC_SC_CP 0x0040000000000000ULL
1284 #define MCIC_SC_SP 0x0020000000000000ULL
1285 #define MCIC_SC_CK 0x0010000000000000ULL
1286 
1287 /* subclass modifiers */
1288 #define MCIC_SCM_B  0x0002000000000000ULL
1289 #define MCIC_SCM_DA 0x0000000020000000ULL
1290 #define MCIC_SCM_AP 0x0000000000080000ULL
1291 
1292 /* storage errors */
1293 #define MCIC_SE_SE 0x0000800000000000ULL
1294 #define MCIC_SE_SC 0x0000400000000000ULL
1295 #define MCIC_SE_KE 0x0000200000000000ULL
1296 #define MCIC_SE_DS 0x0000100000000000ULL
1297 #define MCIC_SE_IE 0x0000000080000000ULL
1298 
1299 /* validity bits */
1300 #define MCIC_VB_WP 0x0000080000000000ULL
1301 #define MCIC_VB_MS 0x0000040000000000ULL
1302 #define MCIC_VB_PM 0x0000020000000000ULL
1303 #define MCIC_VB_IA 0x0000010000000000ULL
1304 #define MCIC_VB_FA 0x0000008000000000ULL
1305 #define MCIC_VB_VR 0x0000004000000000ULL
1306 #define MCIC_VB_EC 0x0000002000000000ULL
1307 #define MCIC_VB_FP 0x0000001000000000ULL
1308 #define MCIC_VB_GR 0x0000000800000000ULL
1309 #define MCIC_VB_CR 0x0000000400000000ULL
1310 #define MCIC_VB_ST 0x0000000100000000ULL
1311 #define MCIC_VB_AR 0x0000000040000000ULL
1312 #define MCIC_VB_PR 0x0000000000200000ULL
1313 #define MCIC_VB_FC 0x0000000000100000ULL
1314 #define MCIC_VB_CT 0x0000000000020000ULL
1315 #define MCIC_VB_CC 0x0000000000010000ULL
1316 
1317 #endif
1318