xref: /qemu/tcg/arm/tcg-target.c.inc (revision 5db05230)
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Andrzej Zaborowski
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "elf.h"
26#include "../tcg-ldst.c.inc"
27#include "../tcg-pool.c.inc"
28
29int arm_arch = __ARM_ARCH;
30
31#ifndef use_idiv_instructions
32bool use_idiv_instructions;
33#endif
34#ifndef use_neon_instructions
35bool use_neon_instructions;
36#endif
37
38#ifdef CONFIG_DEBUG_TCG
39static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
40    "%r0",  "%r1",  "%r2",  "%r3",  "%r4",  "%r5",  "%r6",  "%r7",
41    "%r8",  "%r9",  "%r10", "%r11", "%r12", "%sp",  "%r14", "%pc",
42    "%q0",  "%q1",  "%q2",  "%q3",  "%q4",  "%q5",  "%q6",  "%q7",
43    "%q8",  "%q9",  "%q10", "%q11", "%q12", "%q13", "%q14", "%q15",
44};
45#endif
46
47static const int tcg_target_reg_alloc_order[] = {
48    TCG_REG_R4,
49    TCG_REG_R5,
50    TCG_REG_R6,
51    TCG_REG_R7,
52    TCG_REG_R8,
53    TCG_REG_R9,
54    TCG_REG_R10,
55    TCG_REG_R11,
56    TCG_REG_R13,
57    TCG_REG_R0,
58    TCG_REG_R1,
59    TCG_REG_R2,
60    TCG_REG_R3,
61    TCG_REG_R12,
62    TCG_REG_R14,
63
64    TCG_REG_Q0,
65    TCG_REG_Q1,
66    TCG_REG_Q2,
67    TCG_REG_Q3,
68    /* Q4 - Q7 are call-saved, and skipped. */
69    TCG_REG_Q8,
70    TCG_REG_Q9,
71    TCG_REG_Q10,
72    TCG_REG_Q11,
73    TCG_REG_Q12,
74    TCG_REG_Q13,
75    TCG_REG_Q14,
76    TCG_REG_Q15,
77};
78
79static const int tcg_target_call_iarg_regs[4] = {
80    TCG_REG_R0, TCG_REG_R1, TCG_REG_R2, TCG_REG_R3
81};
82
83static TCGReg tcg_target_call_oarg_reg(TCGCallReturnKind kind, int slot)
84{
85    tcg_debug_assert(kind == TCG_CALL_RET_NORMAL);
86    tcg_debug_assert(slot >= 0 && slot <= 3);
87    return TCG_REG_R0 + slot;
88}
89
90#define TCG_REG_TMP  TCG_REG_R12
91#define TCG_VEC_TMP  TCG_REG_Q15
92#define TCG_REG_GUEST_BASE  TCG_REG_R11
93
94typedef enum {
95    COND_EQ = 0x0,
96    COND_NE = 0x1,
97    COND_CS = 0x2,	/* Unsigned greater or equal */
98    COND_CC = 0x3,	/* Unsigned less than */
99    COND_MI = 0x4,	/* Negative */
100    COND_PL = 0x5,	/* Zero or greater */
101    COND_VS = 0x6,	/* Overflow */
102    COND_VC = 0x7,	/* No overflow */
103    COND_HI = 0x8,	/* Unsigned greater than */
104    COND_LS = 0x9,	/* Unsigned less or equal */
105    COND_GE = 0xa,
106    COND_LT = 0xb,
107    COND_GT = 0xc,
108    COND_LE = 0xd,
109    COND_AL = 0xe,
110} ARMCond;
111
112#define TO_CPSR (1 << 20)
113
114#define SHIFT_IMM_LSL(im)	(((im) << 7) | 0x00)
115#define SHIFT_IMM_LSR(im)	(((im) << 7) | 0x20)
116#define SHIFT_IMM_ASR(im)	(((im) << 7) | 0x40)
117#define SHIFT_IMM_ROR(im)	(((im) << 7) | 0x60)
118#define SHIFT_REG_LSL(rs)	(((rs) << 8) | 0x10)
119#define SHIFT_REG_LSR(rs)	(((rs) << 8) | 0x30)
120#define SHIFT_REG_ASR(rs)	(((rs) << 8) | 0x50)
121#define SHIFT_REG_ROR(rs)	(((rs) << 8) | 0x70)
122
123typedef enum {
124    ARITH_AND = 0x0 << 21,
125    ARITH_EOR = 0x1 << 21,
126    ARITH_SUB = 0x2 << 21,
127    ARITH_RSB = 0x3 << 21,
128    ARITH_ADD = 0x4 << 21,
129    ARITH_ADC = 0x5 << 21,
130    ARITH_SBC = 0x6 << 21,
131    ARITH_RSC = 0x7 << 21,
132    ARITH_TST = 0x8 << 21 | TO_CPSR,
133    ARITH_CMP = 0xa << 21 | TO_CPSR,
134    ARITH_CMN = 0xb << 21 | TO_CPSR,
135    ARITH_ORR = 0xc << 21,
136    ARITH_MOV = 0xd << 21,
137    ARITH_BIC = 0xe << 21,
138    ARITH_MVN = 0xf << 21,
139
140    INSN_B         = 0x0a000000,
141
142    INSN_CLZ       = 0x016f0f10,
143    INSN_RBIT      = 0x06ff0f30,
144
145    INSN_LDMIA     = 0x08b00000,
146    INSN_STMDB     = 0x09200000,
147
148    INSN_LDR_IMM   = 0x04100000,
149    INSN_LDR_REG   = 0x06100000,
150    INSN_STR_IMM   = 0x04000000,
151    INSN_STR_REG   = 0x06000000,
152
153    INSN_LDRH_IMM  = 0x005000b0,
154    INSN_LDRH_REG  = 0x001000b0,
155    INSN_LDRSH_IMM = 0x005000f0,
156    INSN_LDRSH_REG = 0x001000f0,
157    INSN_STRH_IMM  = 0x004000b0,
158    INSN_STRH_REG  = 0x000000b0,
159
160    INSN_LDRB_IMM  = 0x04500000,
161    INSN_LDRB_REG  = 0x06500000,
162    INSN_LDRSB_IMM = 0x005000d0,
163    INSN_LDRSB_REG = 0x001000d0,
164    INSN_STRB_IMM  = 0x04400000,
165    INSN_STRB_REG  = 0x06400000,
166
167    INSN_LDRD_IMM  = 0x004000d0,
168    INSN_LDRD_REG  = 0x000000d0,
169    INSN_STRD_IMM  = 0x004000f0,
170    INSN_STRD_REG  = 0x000000f0,
171
172    INSN_DMB_ISH   = 0xf57ff05b,
173    INSN_DMB_MCR   = 0xee070fba,
174
175    /* Architected nop introduced in v6k.  */
176    /* ??? This is an MSR (imm) 0,0,0 insn.  Anyone know if this
177       also Just So Happened to do nothing on pre-v6k so that we
178       don't need to conditionalize it?  */
179    INSN_NOP_v6k   = 0xe320f000,
180    /* Otherwise the assembler uses mov r0,r0 */
181    INSN_NOP_v4    = (COND_AL << 28) | ARITH_MOV,
182
183    INSN_VADD      = 0xf2000800,
184    INSN_VAND      = 0xf2000110,
185    INSN_VBIC      = 0xf2100110,
186    INSN_VEOR      = 0xf3000110,
187    INSN_VORN      = 0xf2300110,
188    INSN_VORR      = 0xf2200110,
189    INSN_VSUB      = 0xf3000800,
190    INSN_VMUL      = 0xf2000910,
191    INSN_VQADD     = 0xf2000010,
192    INSN_VQADD_U   = 0xf3000010,
193    INSN_VQSUB     = 0xf2000210,
194    INSN_VQSUB_U   = 0xf3000210,
195    INSN_VMAX      = 0xf2000600,
196    INSN_VMAX_U    = 0xf3000600,
197    INSN_VMIN      = 0xf2000610,
198    INSN_VMIN_U    = 0xf3000610,
199
200    INSN_VABS      = 0xf3b10300,
201    INSN_VMVN      = 0xf3b00580,
202    INSN_VNEG      = 0xf3b10380,
203
204    INSN_VCEQ0     = 0xf3b10100,
205    INSN_VCGT0     = 0xf3b10000,
206    INSN_VCGE0     = 0xf3b10080,
207    INSN_VCLE0     = 0xf3b10180,
208    INSN_VCLT0     = 0xf3b10200,
209
210    INSN_VCEQ      = 0xf3000810,
211    INSN_VCGE      = 0xf2000310,
212    INSN_VCGT      = 0xf2000300,
213    INSN_VCGE_U    = 0xf3000310,
214    INSN_VCGT_U    = 0xf3000300,
215
216    INSN_VSHLI     = 0xf2800510,  /* VSHL (immediate) */
217    INSN_VSARI     = 0xf2800010,  /* VSHR.S */
218    INSN_VSHRI     = 0xf3800010,  /* VSHR.U */
219    INSN_VSLI      = 0xf3800510,
220    INSN_VSHL_S    = 0xf2000400,  /* VSHL.S (register) */
221    INSN_VSHL_U    = 0xf3000400,  /* VSHL.U (register) */
222
223    INSN_VBSL      = 0xf3100110,
224    INSN_VBIT      = 0xf3200110,
225    INSN_VBIF      = 0xf3300110,
226
227    INSN_VTST      = 0xf2000810,
228
229    INSN_VDUP_G    = 0xee800b10,  /* VDUP (ARM core register) */
230    INSN_VDUP_S    = 0xf3b00c00,  /* VDUP (scalar) */
231    INSN_VLDR_D    = 0xed100b00,  /* VLDR.64 */
232    INSN_VLD1      = 0xf4200000,  /* VLD1 (multiple single elements) */
233    INSN_VLD1R     = 0xf4a00c00,  /* VLD1 (single element to all lanes) */
234    INSN_VST1      = 0xf4000000,  /* VST1 (multiple single elements) */
235    INSN_VMOVI     = 0xf2800010,  /* VMOV (immediate) */
236} ARMInsn;
237
238#define INSN_NOP   (use_armv7_instructions ? INSN_NOP_v6k : INSN_NOP_v4)
239
240static const uint8_t tcg_cond_to_arm_cond[] = {
241    [TCG_COND_EQ] = COND_EQ,
242    [TCG_COND_NE] = COND_NE,
243    [TCG_COND_LT] = COND_LT,
244    [TCG_COND_GE] = COND_GE,
245    [TCG_COND_LE] = COND_LE,
246    [TCG_COND_GT] = COND_GT,
247    /* unsigned */
248    [TCG_COND_LTU] = COND_CC,
249    [TCG_COND_GEU] = COND_CS,
250    [TCG_COND_LEU] = COND_LS,
251    [TCG_COND_GTU] = COND_HI,
252};
253
254static int encode_imm(uint32_t imm);
255
256/* TCG private relocation type: add with pc+imm8 */
257#define R_ARM_PC8  11
258
259/* TCG private relocation type: vldr with imm8 << 2 */
260#define R_ARM_PC11 12
261
262static bool reloc_pc24(tcg_insn_unit *src_rw, const tcg_insn_unit *target)
263{
264    const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw);
265    ptrdiff_t offset = (tcg_ptr_byte_diff(target, src_rx) - 8) >> 2;
266
267    if (offset == sextract32(offset, 0, 24)) {
268        *src_rw = deposit32(*src_rw, 0, 24, offset);
269        return true;
270    }
271    return false;
272}
273
274static bool reloc_pc13(tcg_insn_unit *src_rw, const tcg_insn_unit *target)
275{
276    const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw);
277    ptrdiff_t offset = tcg_ptr_byte_diff(target, src_rx) - 8;
278
279    if (offset >= -0xfff && offset <= 0xfff) {
280        tcg_insn_unit insn = *src_rw;
281        bool u = (offset >= 0);
282        if (!u) {
283            offset = -offset;
284        }
285        insn = deposit32(insn, 23, 1, u);
286        insn = deposit32(insn, 0, 12, offset);
287        *src_rw = insn;
288        return true;
289    }
290    return false;
291}
292
293static bool reloc_pc11(tcg_insn_unit *src_rw, const tcg_insn_unit *target)
294{
295    const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw);
296    ptrdiff_t offset = (tcg_ptr_byte_diff(target, src_rx) - 8) / 4;
297
298    if (offset >= -0xff && offset <= 0xff) {
299        tcg_insn_unit insn = *src_rw;
300        bool u = (offset >= 0);
301        if (!u) {
302            offset = -offset;
303        }
304        insn = deposit32(insn, 23, 1, u);
305        insn = deposit32(insn, 0, 8, offset);
306        *src_rw = insn;
307        return true;
308    }
309    return false;
310}
311
312static bool reloc_pc8(tcg_insn_unit *src_rw, const tcg_insn_unit *target)
313{
314    const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw);
315    ptrdiff_t offset = tcg_ptr_byte_diff(target, src_rx) - 8;
316    int imm12 = encode_imm(offset);
317
318    if (imm12 >= 0) {
319        *src_rw = deposit32(*src_rw, 0, 12, imm12);
320        return true;
321    }
322    return false;
323}
324
325static bool patch_reloc(tcg_insn_unit *code_ptr, int type,
326                        intptr_t value, intptr_t addend)
327{
328    tcg_debug_assert(addend == 0);
329    switch (type) {
330    case R_ARM_PC24:
331        return reloc_pc24(code_ptr, (const tcg_insn_unit *)value);
332    case R_ARM_PC13:
333        return reloc_pc13(code_ptr, (const tcg_insn_unit *)value);
334    case R_ARM_PC11:
335        return reloc_pc11(code_ptr, (const tcg_insn_unit *)value);
336    case R_ARM_PC8:
337        return reloc_pc8(code_ptr, (const tcg_insn_unit *)value);
338    default:
339        g_assert_not_reached();
340    }
341}
342
343#define TCG_CT_CONST_ARM  0x100
344#define TCG_CT_CONST_INV  0x200
345#define TCG_CT_CONST_NEG  0x400
346#define TCG_CT_CONST_ZERO 0x800
347#define TCG_CT_CONST_ORRI 0x1000
348#define TCG_CT_CONST_ANDI 0x2000
349
350#define ALL_GENERAL_REGS  0xffffu
351#define ALL_VECTOR_REGS   0xffff0000u
352
353/*
354 * r0-r3 will be overwritten when reading the tlb entry (system-mode only);
355 * r14 will be overwritten by the BLNE branching to the slow path.
356 */
357#define ALL_QLDST_REGS \
358    (ALL_GENERAL_REGS & ~((tcg_use_softmmu ? 0xf : 0) | (1 << TCG_REG_R14)))
359
360/*
361 * ARM immediates for ALU instructions are made of an unsigned 8-bit
362 * right-rotated by an even amount between 0 and 30.
363 *
364 * Return < 0 if @imm cannot be encoded, else the entire imm12 field.
365 */
366static int encode_imm(uint32_t imm)
367{
368    uint32_t rot, imm8;
369
370    /* Simple case, no rotation required. */
371    if ((imm & ~0xff) == 0) {
372        return imm;
373    }
374
375    /* Next, try a simple even shift.  */
376    rot = ctz32(imm) & ~1;
377    imm8 = imm >> rot;
378    rot = 32 - rot;
379    if ((imm8 & ~0xff) == 0) {
380        goto found;
381    }
382
383    /*
384     * Finally, try harder with rotations.
385     * The ctz test above will have taken care of rotates >= 8.
386     */
387    for (rot = 2; rot < 8; rot += 2) {
388        imm8 = rol32(imm, rot);
389        if ((imm8 & ~0xff) == 0) {
390            goto found;
391        }
392    }
393    /* Fail: imm cannot be encoded. */
394    return -1;
395
396 found:
397    /* Note that rot is even, and we discard bit 0 by shifting by 7. */
398    return rot << 7 | imm8;
399}
400
401static int encode_imm_nofail(uint32_t imm)
402{
403    int ret = encode_imm(imm);
404    tcg_debug_assert(ret >= 0);
405    return ret;
406}
407
408static bool check_fit_imm(uint32_t imm)
409{
410    return encode_imm(imm) >= 0;
411}
412
413/* Return true if v16 is a valid 16-bit shifted immediate.  */
414static bool is_shimm16(uint16_t v16, int *cmode, int *imm8)
415{
416    if (v16 == (v16 & 0xff)) {
417        *cmode = 0x8;
418        *imm8 = v16 & 0xff;
419        return true;
420    } else if (v16 == (v16 & 0xff00)) {
421        *cmode = 0xa;
422        *imm8 = v16 >> 8;
423        return true;
424    }
425    return false;
426}
427
428/* Return true if v32 is a valid 32-bit shifted immediate.  */
429static bool is_shimm32(uint32_t v32, int *cmode, int *imm8)
430{
431    if (v32 == (v32 & 0xff)) {
432        *cmode = 0x0;
433        *imm8 = v32 & 0xff;
434        return true;
435    } else if (v32 == (v32 & 0xff00)) {
436        *cmode = 0x2;
437        *imm8 = (v32 >> 8) & 0xff;
438        return true;
439    } else if (v32 == (v32 & 0xff0000)) {
440        *cmode = 0x4;
441        *imm8 = (v32 >> 16) & 0xff;
442        return true;
443    } else if (v32 == (v32 & 0xff000000)) {
444        *cmode = 0x6;
445        *imm8 = v32 >> 24;
446        return true;
447    }
448    return false;
449}
450
451/* Return true if v32 is a valid 32-bit shifting ones immediate.  */
452static bool is_soimm32(uint32_t v32, int *cmode, int *imm8)
453{
454    if ((v32 & 0xffff00ff) == 0xff) {
455        *cmode = 0xc;
456        *imm8 = (v32 >> 8) & 0xff;
457        return true;
458    } else if ((v32 & 0xff00ffff) == 0xffff) {
459        *cmode = 0xd;
460        *imm8 = (v32 >> 16) & 0xff;
461        return true;
462    }
463    return false;
464}
465
466/*
467 * Return non-zero if v32 can be formed by MOVI+ORR.
468 * Place the parameters for MOVI in (cmode, imm8).
469 * Return the cmode for ORR; the imm8 can be had via extraction from v32.
470 */
471static int is_shimm32_pair(uint32_t v32, int *cmode, int *imm8)
472{
473    int i;
474
475    for (i = 6; i > 0; i -= 2) {
476        /* Mask out one byte we can add with ORR.  */
477        uint32_t tmp = v32 & ~(0xffu << (i * 4));
478        if (is_shimm32(tmp, cmode, imm8) ||
479            is_soimm32(tmp, cmode, imm8)) {
480            break;
481        }
482    }
483    return i;
484}
485
486/* Return true if V is a valid 16-bit or 32-bit shifted immediate.  */
487static bool is_shimm1632(uint32_t v32, int *cmode, int *imm8)
488{
489    if (v32 == deposit32(v32, 16, 16, v32)) {
490        return is_shimm16(v32, cmode, imm8);
491    } else {
492        return is_shimm32(v32, cmode, imm8);
493    }
494}
495
496/* Test if a constant matches the constraint.
497 * TODO: define constraints for:
498 *
499 * ldr/str offset:   between -0xfff and 0xfff
500 * ldrh/strh offset: between -0xff and 0xff
501 * mov operand2:     values represented with x << (2 * y), x < 0x100
502 * add, sub, eor...: ditto
503 */
504static bool tcg_target_const_match(int64_t val, TCGType type, int ct, int vece)
505{
506    if (ct & TCG_CT_CONST) {
507        return 1;
508    } else if ((ct & TCG_CT_CONST_ARM) && check_fit_imm(val)) {
509        return 1;
510    } else if ((ct & TCG_CT_CONST_INV) && check_fit_imm(~val)) {
511        return 1;
512    } else if ((ct & TCG_CT_CONST_NEG) && check_fit_imm(-val)) {
513        return 1;
514    } else if ((ct & TCG_CT_CONST_ZERO) && val == 0) {
515        return 1;
516    }
517
518    switch (ct & (TCG_CT_CONST_ORRI | TCG_CT_CONST_ANDI)) {
519    case 0:
520        break;
521    case TCG_CT_CONST_ANDI:
522        val = ~val;
523        /* fallthru */
524    case TCG_CT_CONST_ORRI:
525        if (val == deposit64(val, 32, 32, val)) {
526            int cmode, imm8;
527            return is_shimm1632(val, &cmode, &imm8);
528        }
529        break;
530    default:
531        /* Both bits should not be set for the same insn.  */
532        g_assert_not_reached();
533    }
534
535    return 0;
536}
537
538static void tcg_out_b_imm(TCGContext *s, ARMCond cond, int32_t offset)
539{
540    tcg_out32(s, (cond << 28) | INSN_B |
541                    (((offset - 8) >> 2) & 0x00ffffff));
542}
543
544static void tcg_out_bl_imm(TCGContext *s, ARMCond cond, int32_t offset)
545{
546    tcg_out32(s, (cond << 28) | 0x0b000000 |
547                    (((offset - 8) >> 2) & 0x00ffffff));
548}
549
550static void tcg_out_blx_reg(TCGContext *s, ARMCond cond, TCGReg rn)
551{
552    tcg_out32(s, (cond << 28) | 0x012fff30 | rn);
553}
554
555static void tcg_out_blx_imm(TCGContext *s, int32_t offset)
556{
557    tcg_out32(s, 0xfa000000 | ((offset & 2) << 23) |
558                (((offset - 8) >> 2) & 0x00ffffff));
559}
560
561static void tcg_out_dat_reg(TCGContext *s, ARMCond cond, ARMInsn opc,
562                            TCGReg rd, TCGReg rn, TCGReg rm, int shift)
563{
564    tcg_out32(s, (cond << 28) | (0 << 25) | opc |
565                    (rn << 16) | (rd << 12) | shift | rm);
566}
567
568static void tcg_out_mov_reg(TCGContext *s, ARMCond cond, TCGReg rd, TCGReg rm)
569{
570    /* Simple reg-reg move, optimising out the 'do nothing' case */
571    if (rd != rm) {
572        tcg_out_dat_reg(s, cond, ARITH_MOV, rd, 0, rm, SHIFT_IMM_LSL(0));
573    }
574}
575
576static void tcg_out_bx_reg(TCGContext *s, ARMCond cond, TCGReg rn)
577{
578    tcg_out32(s, (cond << 28) | 0x012fff10 | rn);
579}
580
581static void tcg_out_b_reg(TCGContext *s, ARMCond cond, TCGReg rn)
582{
583    /*
584     * Unless the C portion of QEMU is compiled as thumb, we don't need
585     * true BX semantics; merely a branch to an address held in a register.
586     */
587    tcg_out_bx_reg(s, cond, rn);
588}
589
590static void tcg_out_dat_imm(TCGContext *s, ARMCond cond, ARMInsn opc,
591                            TCGReg rd, TCGReg rn, int im)
592{
593    tcg_out32(s, (cond << 28) | (1 << 25) | opc |
594                    (rn << 16) | (rd << 12) | im);
595}
596
597static void tcg_out_ldstm(TCGContext *s, ARMCond cond, ARMInsn opc,
598                          TCGReg rn, uint16_t mask)
599{
600    tcg_out32(s, (cond << 28) | opc | (rn << 16) | mask);
601}
602
603/* Note that this routine is used for both LDR and LDRH formats, so we do
604   not wish to include an immediate shift at this point.  */
605static void tcg_out_memop_r(TCGContext *s, ARMCond cond, ARMInsn opc, TCGReg rt,
606                            TCGReg rn, TCGReg rm, bool u, bool p, bool w)
607{
608    tcg_out32(s, (cond << 28) | opc | (u << 23) | (p << 24)
609              | (w << 21) | (rn << 16) | (rt << 12) | rm);
610}
611
612static void tcg_out_memop_8(TCGContext *s, ARMCond cond, ARMInsn opc, TCGReg rt,
613                            TCGReg rn, int imm8, bool p, bool w)
614{
615    bool u = 1;
616    if (imm8 < 0) {
617        imm8 = -imm8;
618        u = 0;
619    }
620    tcg_out32(s, (cond << 28) | opc | (u << 23) | (p << 24) | (w << 21) |
621              (rn << 16) | (rt << 12) | ((imm8 & 0xf0) << 4) | (imm8 & 0xf));
622}
623
624static void tcg_out_memop_12(TCGContext *s, ARMCond cond, ARMInsn opc,
625                             TCGReg rt, TCGReg rn, int imm12, bool p, bool w)
626{
627    bool u = 1;
628    if (imm12 < 0) {
629        imm12 = -imm12;
630        u = 0;
631    }
632    tcg_out32(s, (cond << 28) | opc | (u << 23) | (p << 24) | (w << 21) |
633              (rn << 16) | (rt << 12) | imm12);
634}
635
636static void tcg_out_ld32_12(TCGContext *s, ARMCond cond, TCGReg rt,
637                            TCGReg rn, int imm12)
638{
639    tcg_out_memop_12(s, cond, INSN_LDR_IMM, rt, rn, imm12, 1, 0);
640}
641
642static void tcg_out_st32_12(TCGContext *s, ARMCond cond, TCGReg rt,
643                            TCGReg rn, int imm12)
644{
645    tcg_out_memop_12(s, cond, INSN_STR_IMM, rt, rn, imm12, 1, 0);
646}
647
648static void tcg_out_ld32_r(TCGContext *s, ARMCond cond, TCGReg rt,
649                           TCGReg rn, TCGReg rm)
650{
651    tcg_out_memop_r(s, cond, INSN_LDR_REG, rt, rn, rm, 1, 1, 0);
652}
653
654static void tcg_out_st32_r(TCGContext *s, ARMCond cond, TCGReg rt,
655                           TCGReg rn, TCGReg rm)
656{
657    tcg_out_memop_r(s, cond, INSN_STR_REG, rt, rn, rm, 1, 1, 0);
658}
659
660static void tcg_out_ldrd_8(TCGContext *s, ARMCond cond, TCGReg rt,
661                           TCGReg rn, int imm8)
662{
663    tcg_out_memop_8(s, cond, INSN_LDRD_IMM, rt, rn, imm8, 1, 0);
664}
665
666static void tcg_out_ldrd_r(TCGContext *s, ARMCond cond, TCGReg rt,
667                           TCGReg rn, TCGReg rm)
668{
669    tcg_out_memop_r(s, cond, INSN_LDRD_REG, rt, rn, rm, 1, 1, 0);
670}
671
672static void __attribute__((unused))
673tcg_out_ldrd_rwb(TCGContext *s, ARMCond cond, TCGReg rt, TCGReg rn, TCGReg rm)
674{
675    tcg_out_memop_r(s, cond, INSN_LDRD_REG, rt, rn, rm, 1, 1, 1);
676}
677
678static void __attribute__((unused))
679tcg_out_strd_8(TCGContext *s, ARMCond cond, TCGReg rt, TCGReg rn, int imm8)
680{
681    tcg_out_memop_8(s, cond, INSN_STRD_IMM, rt, rn, imm8, 1, 0);
682}
683
684static void tcg_out_strd_r(TCGContext *s, ARMCond cond, TCGReg rt,
685                           TCGReg rn, TCGReg rm)
686{
687    tcg_out_memop_r(s, cond, INSN_STRD_REG, rt, rn, rm, 1, 1, 0);
688}
689
690/* Register pre-increment with base writeback.  */
691static void tcg_out_ld32_rwb(TCGContext *s, ARMCond cond, TCGReg rt,
692                             TCGReg rn, TCGReg rm)
693{
694    tcg_out_memop_r(s, cond, INSN_LDR_REG, rt, rn, rm, 1, 1, 1);
695}
696
697static void tcg_out_st32_rwb(TCGContext *s, ARMCond cond, TCGReg rt,
698                             TCGReg rn, TCGReg rm)
699{
700    tcg_out_memop_r(s, cond, INSN_STR_REG, rt, rn, rm, 1, 1, 1);
701}
702
703static void tcg_out_ld16u_8(TCGContext *s, ARMCond cond, TCGReg rt,
704                            TCGReg rn, int imm8)
705{
706    tcg_out_memop_8(s, cond, INSN_LDRH_IMM, rt, rn, imm8, 1, 0);
707}
708
709static void tcg_out_st16_8(TCGContext *s, ARMCond cond, TCGReg rt,
710                           TCGReg rn, int imm8)
711{
712    tcg_out_memop_8(s, cond, INSN_STRH_IMM, rt, rn, imm8, 1, 0);
713}
714
715static void tcg_out_ld16u_r(TCGContext *s, ARMCond cond, TCGReg rt,
716                            TCGReg rn, TCGReg rm)
717{
718    tcg_out_memop_r(s, cond, INSN_LDRH_REG, rt, rn, rm, 1, 1, 0);
719}
720
721static void tcg_out_st16_r(TCGContext *s, ARMCond cond, TCGReg rt,
722                           TCGReg rn, TCGReg rm)
723{
724    tcg_out_memop_r(s, cond, INSN_STRH_REG, rt, rn, rm, 1, 1, 0);
725}
726
727static void tcg_out_ld16s_8(TCGContext *s, ARMCond cond, TCGReg rt,
728                            TCGReg rn, int imm8)
729{
730    tcg_out_memop_8(s, cond, INSN_LDRSH_IMM, rt, rn, imm8, 1, 0);
731}
732
733static void tcg_out_ld16s_r(TCGContext *s, ARMCond cond, TCGReg rt,
734                            TCGReg rn, TCGReg rm)
735{
736    tcg_out_memop_r(s, cond, INSN_LDRSH_REG, rt, rn, rm, 1, 1, 0);
737}
738
739static void tcg_out_ld8_12(TCGContext *s, ARMCond cond, TCGReg rt,
740                           TCGReg rn, int imm12)
741{
742    tcg_out_memop_12(s, cond, INSN_LDRB_IMM, rt, rn, imm12, 1, 0);
743}
744
745static void tcg_out_st8_12(TCGContext *s, ARMCond cond, TCGReg rt,
746                           TCGReg rn, int imm12)
747{
748    tcg_out_memop_12(s, cond, INSN_STRB_IMM, rt, rn, imm12, 1, 0);
749}
750
751static void tcg_out_ld8_r(TCGContext *s, ARMCond cond, TCGReg rt,
752                          TCGReg rn, TCGReg rm)
753{
754    tcg_out_memop_r(s, cond, INSN_LDRB_REG, rt, rn, rm, 1, 1, 0);
755}
756
757static void tcg_out_st8_r(TCGContext *s, ARMCond cond, TCGReg rt,
758                          TCGReg rn, TCGReg rm)
759{
760    tcg_out_memop_r(s, cond, INSN_STRB_REG, rt, rn, rm, 1, 1, 0);
761}
762
763static void tcg_out_ld8s_8(TCGContext *s, ARMCond cond, TCGReg rt,
764                           TCGReg rn, int imm8)
765{
766    tcg_out_memop_8(s, cond, INSN_LDRSB_IMM, rt, rn, imm8, 1, 0);
767}
768
769static void tcg_out_ld8s_r(TCGContext *s, ARMCond cond, TCGReg rt,
770                           TCGReg rn, TCGReg rm)
771{
772    tcg_out_memop_r(s, cond, INSN_LDRSB_REG, rt, rn, rm, 1, 1, 0);
773}
774
775static void tcg_out_movi_pool(TCGContext *s, ARMCond cond,
776                              TCGReg rd, uint32_t arg)
777{
778    new_pool_label(s, arg, R_ARM_PC13, s->code_ptr, 0);
779    tcg_out_ld32_12(s, cond, rd, TCG_REG_PC, 0);
780}
781
782static void tcg_out_movi32(TCGContext *s, ARMCond cond,
783                           TCGReg rd, uint32_t arg)
784{
785    int imm12, diff, opc, sh1, sh2;
786    uint32_t tt0, tt1, tt2;
787
788    /* Check a single MOV/MVN before anything else.  */
789    imm12 = encode_imm(arg);
790    if (imm12 >= 0) {
791        tcg_out_dat_imm(s, cond, ARITH_MOV, rd, 0, imm12);
792        return;
793    }
794    imm12 = encode_imm(~arg);
795    if (imm12 >= 0) {
796        tcg_out_dat_imm(s, cond, ARITH_MVN, rd, 0, imm12);
797        return;
798    }
799
800    /* Check for a pc-relative address.  This will usually be the TB,
801       or within the TB, which is immediately before the code block.  */
802    diff = tcg_pcrel_diff(s, (void *)arg) - 8;
803    if (diff >= 0) {
804        imm12 = encode_imm(diff);
805        if (imm12 >= 0) {
806            tcg_out_dat_imm(s, cond, ARITH_ADD, rd, TCG_REG_PC, imm12);
807            return;
808        }
809    } else {
810        imm12 = encode_imm(-diff);
811        if (imm12 >= 0) {
812            tcg_out_dat_imm(s, cond, ARITH_SUB, rd, TCG_REG_PC, imm12);
813            return;
814        }
815    }
816
817    /* Use movw + movt.  */
818    if (use_armv7_instructions) {
819        /* movw */
820        tcg_out32(s, (cond << 28) | 0x03000000 | (rd << 12)
821                  | ((arg << 4) & 0x000f0000) | (arg & 0xfff));
822        if (arg & 0xffff0000) {
823            /* movt */
824            tcg_out32(s, (cond << 28) | 0x03400000 | (rd << 12)
825                      | ((arg >> 12) & 0x000f0000) | ((arg >> 16) & 0xfff));
826        }
827        return;
828    }
829
830    /* Look for sequences of two insns.  If we have lots of 1's, we can
831       shorten the sequence by beginning with mvn and then clearing
832       higher bits with eor.  */
833    tt0 = arg;
834    opc = ARITH_MOV;
835    if (ctpop32(arg) > 16) {
836        tt0 = ~arg;
837        opc = ARITH_MVN;
838    }
839    sh1 = ctz32(tt0) & ~1;
840    tt1 = tt0 & ~(0xff << sh1);
841    sh2 = ctz32(tt1) & ~1;
842    tt2 = tt1 & ~(0xff << sh2);
843    if (tt2 == 0) {
844        int rot;
845
846        rot = ((32 - sh1) << 7) & 0xf00;
847        tcg_out_dat_imm(s, cond, opc, rd,  0, ((tt0 >> sh1) & 0xff) | rot);
848        rot = ((32 - sh2) << 7) & 0xf00;
849        tcg_out_dat_imm(s, cond, ARITH_EOR, rd, rd,
850                        ((tt0 >> sh2) & 0xff) | rot);
851        return;
852    }
853
854    /* Otherwise, drop it into the constant pool.  */
855    tcg_out_movi_pool(s, cond, rd, arg);
856}
857
858/*
859 * Emit either the reg,imm or reg,reg form of a data-processing insn.
860 * rhs must satisfy the "rI" constraint.
861 */
862static void tcg_out_dat_rI(TCGContext *s, ARMCond cond, ARMInsn opc,
863                           TCGReg dst, TCGReg lhs, TCGArg rhs, int rhs_is_const)
864{
865    if (rhs_is_const) {
866        tcg_out_dat_imm(s, cond, opc, dst, lhs, encode_imm_nofail(rhs));
867    } else {
868        tcg_out_dat_reg(s, cond, opc, dst, lhs, rhs, SHIFT_IMM_LSL(0));
869    }
870}
871
872/*
873 * Emit either the reg,imm or reg,reg form of a data-processing insn.
874 * rhs must satisfy the "rIK" constraint.
875 */
876static void tcg_out_dat_rIK(TCGContext *s, ARMCond cond, ARMInsn opc,
877                            ARMInsn opinv, TCGReg dst, TCGReg lhs, TCGArg rhs,
878                            bool rhs_is_const)
879{
880    if (rhs_is_const) {
881        int imm12 = encode_imm(rhs);
882        if (imm12 < 0) {
883            imm12 = encode_imm_nofail(~rhs);
884            opc = opinv;
885        }
886        tcg_out_dat_imm(s, cond, opc, dst, lhs, imm12);
887    } else {
888        tcg_out_dat_reg(s, cond, opc, dst, lhs, rhs, SHIFT_IMM_LSL(0));
889    }
890}
891
892static void tcg_out_dat_rIN(TCGContext *s, ARMCond cond, ARMInsn opc,
893                            ARMInsn opneg, TCGReg dst, TCGReg lhs, TCGArg rhs,
894                            bool rhs_is_const)
895{
896    /* Emit either the reg,imm or reg,reg form of a data-processing insn.
897     * rhs must satisfy the "rIN" constraint.
898     */
899    if (rhs_is_const) {
900        int imm12 = encode_imm(rhs);
901        if (imm12 < 0) {
902            imm12 = encode_imm_nofail(-rhs);
903            opc = opneg;
904        }
905        tcg_out_dat_imm(s, cond, opc, dst, lhs, imm12);
906    } else {
907        tcg_out_dat_reg(s, cond, opc, dst, lhs, rhs, SHIFT_IMM_LSL(0));
908    }
909}
910
911static void tcg_out_mul32(TCGContext *s, ARMCond cond, TCGReg rd,
912                          TCGReg rn, TCGReg rm)
913{
914    /* mul */
915    tcg_out32(s, (cond << 28) | 0x90 | (rd << 16) | (rm << 8) | rn);
916}
917
918static void tcg_out_umull32(TCGContext *s, ARMCond cond, TCGReg rd0,
919                            TCGReg rd1, TCGReg rn, TCGReg rm)
920{
921    /* umull */
922    tcg_out32(s, (cond << 28) | 0x00800090 |
923              (rd1 << 16) | (rd0 << 12) | (rm << 8) | rn);
924}
925
926static void tcg_out_smull32(TCGContext *s, ARMCond cond, TCGReg rd0,
927                            TCGReg rd1, TCGReg rn, TCGReg rm)
928{
929    /* smull */
930    tcg_out32(s, (cond << 28) | 0x00c00090 |
931              (rd1 << 16) | (rd0 << 12) | (rm << 8) | rn);
932}
933
934static void tcg_out_sdiv(TCGContext *s, ARMCond cond,
935                         TCGReg rd, TCGReg rn, TCGReg rm)
936{
937    tcg_out32(s, 0x0710f010 | (cond << 28) | (rd << 16) | rn | (rm << 8));
938}
939
940static void tcg_out_udiv(TCGContext *s, ARMCond cond,
941                         TCGReg rd, TCGReg rn, TCGReg rm)
942{
943    tcg_out32(s, 0x0730f010 | (cond << 28) | (rd << 16) | rn | (rm << 8));
944}
945
946static void tcg_out_ext8s(TCGContext *s, TCGType t, TCGReg rd, TCGReg rn)
947{
948    /* sxtb */
949    tcg_out32(s, 0x06af0070 | (COND_AL << 28) | (rd << 12) | rn);
950}
951
952static void tcg_out_ext8u(TCGContext *s, TCGReg rd, TCGReg rn)
953{
954    tcg_out_dat_imm(s, COND_AL, ARITH_AND, rd, rn, 0xff);
955}
956
957static void tcg_out_ext16s(TCGContext *s, TCGType t, TCGReg rd, TCGReg rn)
958{
959    /* sxth */
960    tcg_out32(s, 0x06bf0070 | (COND_AL << 28) | (rd << 12) | rn);
961}
962
963static void tcg_out_ext16u(TCGContext *s, TCGReg rd, TCGReg rn)
964{
965    /* uxth */
966    tcg_out32(s, 0x06ff0070 | (COND_AL << 28) | (rd << 12) | rn);
967}
968
969static void tcg_out_ext32s(TCGContext *s, TCGReg rd, TCGReg rn)
970{
971    g_assert_not_reached();
972}
973
974static void tcg_out_ext32u(TCGContext *s, TCGReg rd, TCGReg rn)
975{
976    g_assert_not_reached();
977}
978
979static void tcg_out_exts_i32_i64(TCGContext *s, TCGReg rd, TCGReg rn)
980{
981    g_assert_not_reached();
982}
983
984static void tcg_out_extu_i32_i64(TCGContext *s, TCGReg rd, TCGReg rn)
985{
986    g_assert_not_reached();
987}
988
989static void tcg_out_extrl_i64_i32(TCGContext *s, TCGReg rd, TCGReg rn)
990{
991    g_assert_not_reached();
992}
993
994static void tcg_out_bswap16(TCGContext *s, ARMCond cond,
995                            TCGReg rd, TCGReg rn, int flags)
996{
997    if (flags & TCG_BSWAP_OS) {
998        /* revsh */
999        tcg_out32(s, 0x06ff0fb0 | (cond << 28) | (rd << 12) | rn);
1000        return;
1001    }
1002
1003    /* rev16 */
1004    tcg_out32(s, 0x06bf0fb0 | (cond << 28) | (rd << 12) | rn);
1005    if ((flags & (TCG_BSWAP_IZ | TCG_BSWAP_OZ)) == TCG_BSWAP_OZ) {
1006        /* uxth */
1007        tcg_out32(s, 0x06ff0070 | (cond << 28) | (rd << 12) | rd);
1008    }
1009}
1010
1011static void tcg_out_bswap32(TCGContext *s, ARMCond cond, TCGReg rd, TCGReg rn)
1012{
1013    /* rev */
1014    tcg_out32(s, 0x06bf0f30 | (cond << 28) | (rd << 12) | rn);
1015}
1016
1017static void tcg_out_deposit(TCGContext *s, ARMCond cond, TCGReg rd,
1018                            TCGArg a1, int ofs, int len, bool const_a1)
1019{
1020    if (const_a1) {
1021        /* bfi becomes bfc with rn == 15.  */
1022        a1 = 15;
1023    }
1024    /* bfi/bfc */
1025    tcg_out32(s, 0x07c00010 | (cond << 28) | (rd << 12) | a1
1026              | (ofs << 7) | ((ofs + len - 1) << 16));
1027}
1028
1029static void tcg_out_extract(TCGContext *s, ARMCond cond, TCGReg rd,
1030                            TCGReg rn, int ofs, int len)
1031{
1032    /* ubfx */
1033    tcg_out32(s, 0x07e00050 | (cond << 28) | (rd << 12) | rn
1034              | (ofs << 7) | ((len - 1) << 16));
1035}
1036
1037static void tcg_out_sextract(TCGContext *s, ARMCond cond, TCGReg rd,
1038                             TCGReg rn, int ofs, int len)
1039{
1040    /* sbfx */
1041    tcg_out32(s, 0x07a00050 | (cond << 28) | (rd << 12) | rn
1042              | (ofs << 7) | ((len - 1) << 16));
1043}
1044
1045static void tcg_out_ld32u(TCGContext *s, ARMCond cond,
1046                          TCGReg rd, TCGReg rn, int32_t offset)
1047{
1048    if (offset > 0xfff || offset < -0xfff) {
1049        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1050        tcg_out_ld32_r(s, cond, rd, rn, TCG_REG_TMP);
1051    } else
1052        tcg_out_ld32_12(s, cond, rd, rn, offset);
1053}
1054
1055static void tcg_out_st32(TCGContext *s, ARMCond cond,
1056                         TCGReg rd, TCGReg rn, int32_t offset)
1057{
1058    if (offset > 0xfff || offset < -0xfff) {
1059        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1060        tcg_out_st32_r(s, cond, rd, rn, TCG_REG_TMP);
1061    } else
1062        tcg_out_st32_12(s, cond, rd, rn, offset);
1063}
1064
1065static void tcg_out_ld16u(TCGContext *s, ARMCond cond,
1066                          TCGReg rd, TCGReg rn, int32_t offset)
1067{
1068    if (offset > 0xff || offset < -0xff) {
1069        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1070        tcg_out_ld16u_r(s, cond, rd, rn, TCG_REG_TMP);
1071    } else
1072        tcg_out_ld16u_8(s, cond, rd, rn, offset);
1073}
1074
1075static void tcg_out_ld16s(TCGContext *s, ARMCond cond,
1076                          TCGReg rd, TCGReg rn, int32_t offset)
1077{
1078    if (offset > 0xff || offset < -0xff) {
1079        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1080        tcg_out_ld16s_r(s, cond, rd, rn, TCG_REG_TMP);
1081    } else
1082        tcg_out_ld16s_8(s, cond, rd, rn, offset);
1083}
1084
1085static void tcg_out_st16(TCGContext *s, ARMCond cond,
1086                         TCGReg rd, TCGReg rn, int32_t offset)
1087{
1088    if (offset > 0xff || offset < -0xff) {
1089        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1090        tcg_out_st16_r(s, cond, rd, rn, TCG_REG_TMP);
1091    } else
1092        tcg_out_st16_8(s, cond, rd, rn, offset);
1093}
1094
1095static void tcg_out_ld8u(TCGContext *s, ARMCond cond,
1096                         TCGReg rd, TCGReg rn, int32_t offset)
1097{
1098    if (offset > 0xfff || offset < -0xfff) {
1099        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1100        tcg_out_ld8_r(s, cond, rd, rn, TCG_REG_TMP);
1101    } else
1102        tcg_out_ld8_12(s, cond, rd, rn, offset);
1103}
1104
1105static void tcg_out_ld8s(TCGContext *s, ARMCond cond,
1106                         TCGReg rd, TCGReg rn, int32_t offset)
1107{
1108    if (offset > 0xff || offset < -0xff) {
1109        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1110        tcg_out_ld8s_r(s, cond, rd, rn, TCG_REG_TMP);
1111    } else
1112        tcg_out_ld8s_8(s, cond, rd, rn, offset);
1113}
1114
1115static void tcg_out_st8(TCGContext *s, ARMCond cond,
1116                        TCGReg rd, TCGReg rn, int32_t offset)
1117{
1118    if (offset > 0xfff || offset < -0xfff) {
1119        tcg_out_movi32(s, cond, TCG_REG_TMP, offset);
1120        tcg_out_st8_r(s, cond, rd, rn, TCG_REG_TMP);
1121    } else
1122        tcg_out_st8_12(s, cond, rd, rn, offset);
1123}
1124
1125/*
1126 * The _goto case is normally between TBs within the same code buffer, and
1127 * with the code buffer limited to 16MB we wouldn't need the long case.
1128 * But we also use it for the tail-call to the qemu_ld/st helpers, which does.
1129 */
1130static void tcg_out_goto(TCGContext *s, ARMCond cond, const tcg_insn_unit *addr)
1131{
1132    intptr_t addri = (intptr_t)addr;
1133    ptrdiff_t disp = tcg_pcrel_diff(s, addr);
1134    bool arm_mode = !(addri & 1);
1135
1136    if (arm_mode && disp - 8 < 0x01fffffd && disp - 8 > -0x01fffffd) {
1137        tcg_out_b_imm(s, cond, disp);
1138        return;
1139    }
1140
1141    /* LDR is interworking from v5t. */
1142    tcg_out_movi_pool(s, cond, TCG_REG_PC, addri);
1143}
1144
1145/*
1146 * The call case is mostly used for helpers - so it's not unreasonable
1147 * for them to be beyond branch range.
1148 */
1149static void tcg_out_call_int(TCGContext *s, const tcg_insn_unit *addr)
1150{
1151    intptr_t addri = (intptr_t)addr;
1152    ptrdiff_t disp = tcg_pcrel_diff(s, addr);
1153    bool arm_mode = !(addri & 1);
1154
1155    if (disp - 8 < 0x02000000 && disp - 8 >= -0x02000000) {
1156        if (arm_mode) {
1157            tcg_out_bl_imm(s, COND_AL, disp);
1158        } else {
1159            tcg_out_blx_imm(s, disp);
1160        }
1161        return;
1162    }
1163
1164    tcg_out_movi32(s, COND_AL, TCG_REG_TMP, addri);
1165    tcg_out_blx_reg(s, COND_AL, TCG_REG_TMP);
1166}
1167
1168static void tcg_out_call(TCGContext *s, const tcg_insn_unit *addr,
1169                         const TCGHelperInfo *info)
1170{
1171    tcg_out_call_int(s, addr);
1172}
1173
1174static void tcg_out_goto_label(TCGContext *s, ARMCond cond, TCGLabel *l)
1175{
1176    if (l->has_value) {
1177        tcg_out_goto(s, cond, l->u.value_ptr);
1178    } else {
1179        tcg_out_reloc(s, s->code_ptr, R_ARM_PC24, l, 0);
1180        tcg_out_b_imm(s, cond, 0);
1181    }
1182}
1183
1184static void tcg_out_mb(TCGContext *s, TCGArg a0)
1185{
1186    if (use_armv7_instructions) {
1187        tcg_out32(s, INSN_DMB_ISH);
1188    } else {
1189        tcg_out32(s, INSN_DMB_MCR);
1190    }
1191}
1192
1193static TCGCond tcg_out_cmp2(TCGContext *s, const TCGArg *args,
1194                            const int *const_args)
1195{
1196    TCGReg al = args[0];
1197    TCGReg ah = args[1];
1198    TCGArg bl = args[2];
1199    TCGArg bh = args[3];
1200    TCGCond cond = args[4];
1201    int const_bl = const_args[2];
1202    int const_bh = const_args[3];
1203
1204    switch (cond) {
1205    case TCG_COND_EQ:
1206    case TCG_COND_NE:
1207    case TCG_COND_LTU:
1208    case TCG_COND_LEU:
1209    case TCG_COND_GTU:
1210    case TCG_COND_GEU:
1211        /*
1212         * We perform a conditional comparison.  If the high half is
1213         * equal, then overwrite the flags with the comparison of the
1214         * low half.  The resulting flags cover the whole.
1215         */
1216        tcg_out_dat_rI(s, COND_AL, ARITH_CMP, 0, ah, bh, const_bh);
1217        tcg_out_dat_rI(s, COND_EQ, ARITH_CMP, 0, al, bl, const_bl);
1218        return cond;
1219
1220    case TCG_COND_LT:
1221    case TCG_COND_GE:
1222        /* We perform a double-word subtraction and examine the result.
1223           We do not actually need the result of the subtract, so the
1224           low part "subtract" is a compare.  For the high half we have
1225           no choice but to compute into a temporary.  */
1226        tcg_out_dat_rI(s, COND_AL, ARITH_CMP, 0, al, bl, const_bl);
1227        tcg_out_dat_rI(s, COND_AL, ARITH_SBC | TO_CPSR,
1228                       TCG_REG_TMP, ah, bh, const_bh);
1229        return cond;
1230
1231    case TCG_COND_LE:
1232    case TCG_COND_GT:
1233        /* Similar, but with swapped arguments, via reversed subtract.  */
1234        tcg_out_dat_rI(s, COND_AL, ARITH_RSB | TO_CPSR,
1235                       TCG_REG_TMP, al, bl, const_bl);
1236        tcg_out_dat_rI(s, COND_AL, ARITH_RSC | TO_CPSR,
1237                       TCG_REG_TMP, ah, bh, const_bh);
1238        return tcg_swap_cond(cond);
1239
1240    default:
1241        g_assert_not_reached();
1242    }
1243}
1244
1245/*
1246 * Note that TCGReg references Q-registers.
1247 * Q-regno = 2 * D-regno, so shift left by 1 while inserting.
1248 */
1249static uint32_t encode_vd(TCGReg rd)
1250{
1251    tcg_debug_assert(rd >= TCG_REG_Q0);
1252    return (extract32(rd, 3, 1) << 22) | (extract32(rd, 0, 3) << 13);
1253}
1254
1255static uint32_t encode_vn(TCGReg rn)
1256{
1257    tcg_debug_assert(rn >= TCG_REG_Q0);
1258    return (extract32(rn, 3, 1) << 7) | (extract32(rn, 0, 3) << 17);
1259}
1260
1261static uint32_t encode_vm(TCGReg rm)
1262{
1263    tcg_debug_assert(rm >= TCG_REG_Q0);
1264    return (extract32(rm, 3, 1) << 5) | (extract32(rm, 0, 3) << 1);
1265}
1266
1267static void tcg_out_vreg2(TCGContext *s, ARMInsn insn, int q, int vece,
1268                          TCGReg d, TCGReg m)
1269{
1270    tcg_out32(s, insn | (vece << 18) | (q << 6) |
1271              encode_vd(d) | encode_vm(m));
1272}
1273
1274static void tcg_out_vreg3(TCGContext *s, ARMInsn insn, int q, int vece,
1275                          TCGReg d, TCGReg n, TCGReg m)
1276{
1277    tcg_out32(s, insn | (vece << 20) | (q << 6) |
1278              encode_vd(d) | encode_vn(n) | encode_vm(m));
1279}
1280
1281static void tcg_out_vmovi(TCGContext *s, TCGReg rd,
1282                          int q, int op, int cmode, uint8_t imm8)
1283{
1284    tcg_out32(s, INSN_VMOVI | encode_vd(rd) | (q << 6) | (op << 5)
1285              | (cmode << 8) | extract32(imm8, 0, 4)
1286              | (extract32(imm8, 4, 3) << 16)
1287              | (extract32(imm8, 7, 1) << 24));
1288}
1289
1290static void tcg_out_vshifti(TCGContext *s, ARMInsn insn, int q,
1291                            TCGReg rd, TCGReg rm, int l_imm6)
1292{
1293    tcg_out32(s, insn | (q << 6) | encode_vd(rd) | encode_vm(rm) |
1294              (extract32(l_imm6, 6, 1) << 7) |
1295              (extract32(l_imm6, 0, 6) << 16));
1296}
1297
1298static void tcg_out_vldst(TCGContext *s, ARMInsn insn,
1299                          TCGReg rd, TCGReg rn, int offset)
1300{
1301    if (offset != 0) {
1302        if (check_fit_imm(offset) || check_fit_imm(-offset)) {
1303            tcg_out_dat_rIN(s, COND_AL, ARITH_ADD, ARITH_SUB,
1304                            TCG_REG_TMP, rn, offset, true);
1305        } else {
1306            tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_TMP, offset);
1307            tcg_out_dat_reg(s, COND_AL, ARITH_ADD,
1308                            TCG_REG_TMP, TCG_REG_TMP, rn, 0);
1309        }
1310        rn = TCG_REG_TMP;
1311    }
1312    tcg_out32(s, insn | (rn << 16) | encode_vd(rd) | 0xf);
1313}
1314
1315typedef struct {
1316    ARMCond cond;
1317    TCGReg base;
1318    int index;
1319    bool index_scratch;
1320    TCGAtomAlign aa;
1321} HostAddress;
1322
1323bool tcg_target_has_memory_bswap(MemOp memop)
1324{
1325    return false;
1326}
1327
1328static TCGReg ldst_ra_gen(TCGContext *s, const TCGLabelQemuLdst *l, int arg)
1329{
1330    /* We arrive at the slow path via "BLNE", so R14 contains l->raddr. */
1331    return TCG_REG_R14;
1332}
1333
1334static const TCGLdstHelperParam ldst_helper_param = {
1335    .ra_gen = ldst_ra_gen,
1336    .ntmp = 1,
1337    .tmp = { TCG_REG_TMP },
1338};
1339
1340static bool tcg_out_qemu_ld_slow_path(TCGContext *s, TCGLabelQemuLdst *lb)
1341{
1342    MemOp opc = get_memop(lb->oi);
1343
1344    if (!reloc_pc24(lb->label_ptr[0], tcg_splitwx_to_rx(s->code_ptr))) {
1345        return false;
1346    }
1347
1348    tcg_out_ld_helper_args(s, lb, &ldst_helper_param);
1349    tcg_out_call_int(s, qemu_ld_helpers[opc & MO_SIZE]);
1350    tcg_out_ld_helper_ret(s, lb, false, &ldst_helper_param);
1351
1352    tcg_out_goto(s, COND_AL, lb->raddr);
1353    return true;
1354}
1355
1356static bool tcg_out_qemu_st_slow_path(TCGContext *s, TCGLabelQemuLdst *lb)
1357{
1358    MemOp opc = get_memop(lb->oi);
1359
1360    if (!reloc_pc24(lb->label_ptr[0], tcg_splitwx_to_rx(s->code_ptr))) {
1361        return false;
1362    }
1363
1364    tcg_out_st_helper_args(s, lb, &ldst_helper_param);
1365
1366    /* Tail-call to the helper, which will return to the fast path.  */
1367    tcg_out_goto(s, COND_AL, qemu_st_helpers[opc & MO_SIZE]);
1368    return true;
1369}
1370
1371/* We expect to use an 9-bit sign-magnitude negative offset from ENV.  */
1372#define MIN_TLB_MASK_TABLE_OFS  -256
1373
1374static TCGLabelQemuLdst *prepare_host_addr(TCGContext *s, HostAddress *h,
1375                                           TCGReg addrlo, TCGReg addrhi,
1376                                           MemOpIdx oi, bool is_ld)
1377{
1378    TCGLabelQemuLdst *ldst = NULL;
1379    MemOp opc = get_memop(oi);
1380    unsigned a_mask;
1381
1382    if (tcg_use_softmmu) {
1383        *h = (HostAddress){
1384            .cond = COND_AL,
1385            .base = addrlo,
1386            .index = TCG_REG_R1,
1387            .index_scratch = true,
1388        };
1389    } else {
1390        *h = (HostAddress){
1391            .cond = COND_AL,
1392            .base = addrlo,
1393            .index = guest_base ? TCG_REG_GUEST_BASE : -1,
1394            .index_scratch = false,
1395        };
1396    }
1397
1398    h->aa = atom_and_align_for_opc(s, opc, MO_ATOM_IFALIGN, false);
1399    a_mask = (1 << h->aa.align) - 1;
1400
1401    if (tcg_use_softmmu) {
1402        int mem_index = get_mmuidx(oi);
1403        int cmp_off = is_ld ? offsetof(CPUTLBEntry, addr_read)
1404                            : offsetof(CPUTLBEntry, addr_write);
1405        int fast_off = tlb_mask_table_ofs(s, mem_index);
1406        unsigned s_mask = (1 << (opc & MO_SIZE)) - 1;
1407        TCGReg t_addr;
1408
1409        ldst = new_ldst_label(s);
1410        ldst->is_ld = is_ld;
1411        ldst->oi = oi;
1412        ldst->addrlo_reg = addrlo;
1413        ldst->addrhi_reg = addrhi;
1414
1415        /* Load cpu->neg.tlb.f[mmu_idx].{mask,table} into {r0,r1}.  */
1416        QEMU_BUILD_BUG_ON(offsetof(CPUTLBDescFast, mask) != 0);
1417        QEMU_BUILD_BUG_ON(offsetof(CPUTLBDescFast, table) != 4);
1418        tcg_out_ldrd_8(s, COND_AL, TCG_REG_R0, TCG_AREG0, fast_off);
1419
1420        /* Extract the tlb index from the address into R0.  */
1421        tcg_out_dat_reg(s, COND_AL, ARITH_AND, TCG_REG_R0, TCG_REG_R0, addrlo,
1422                        SHIFT_IMM_LSR(s->page_bits - CPU_TLB_ENTRY_BITS));
1423
1424        /*
1425         * Add the tlb_table pointer, creating the CPUTLBEntry address in R1.
1426         * Load the tlb comparator into R2/R3 and the fast path addend into R1.
1427         */
1428        QEMU_BUILD_BUG_ON(HOST_BIG_ENDIAN);
1429        if (cmp_off == 0) {
1430            if (s->addr_type == TCG_TYPE_I32) {
1431                tcg_out_ld32_rwb(s, COND_AL, TCG_REG_R2,
1432                                 TCG_REG_R1, TCG_REG_R0);
1433            } else {
1434                tcg_out_ldrd_rwb(s, COND_AL, TCG_REG_R2,
1435                                 TCG_REG_R1, TCG_REG_R0);
1436            }
1437        } else {
1438            tcg_out_dat_reg(s, COND_AL, ARITH_ADD,
1439                            TCG_REG_R1, TCG_REG_R1, TCG_REG_R0, 0);
1440            if (s->addr_type == TCG_TYPE_I32) {
1441                tcg_out_ld32_12(s, COND_AL, TCG_REG_R2, TCG_REG_R1, cmp_off);
1442            } else {
1443                tcg_out_ldrd_8(s, COND_AL, TCG_REG_R2, TCG_REG_R1, cmp_off);
1444            }
1445        }
1446
1447        /* Load the tlb addend.  */
1448        tcg_out_ld32_12(s, COND_AL, TCG_REG_R1, TCG_REG_R1,
1449                        offsetof(CPUTLBEntry, addend));
1450
1451        /*
1452         * Check alignment, check comparators.
1453         * Do this in 2-4 insns.  Use MOVW for v7, if possible,
1454         * to reduce the number of sequential conditional instructions.
1455         * Almost all guests have at least 4k pages, which means that we need
1456         * to clear at least 9 bits even for an 8-byte memory, which means it
1457         * isn't worth checking for an immediate operand for BIC.
1458         *
1459         * For unaligned accesses, test the page of the last unit of alignment.
1460         * This leaves the least significant alignment bits unchanged, and of
1461         * course must be zero.
1462         */
1463        t_addr = addrlo;
1464        if (a_mask < s_mask) {
1465            t_addr = TCG_REG_R0;
1466            tcg_out_dat_imm(s, COND_AL, ARITH_ADD, t_addr,
1467                            addrlo, s_mask - a_mask);
1468        }
1469        if (use_armv7_instructions && s->page_bits <= 16) {
1470            tcg_out_movi32(s, COND_AL, TCG_REG_TMP, ~(s->page_mask | a_mask));
1471            tcg_out_dat_reg(s, COND_AL, ARITH_BIC, TCG_REG_TMP,
1472                            t_addr, TCG_REG_TMP, 0);
1473            tcg_out_dat_reg(s, COND_AL, ARITH_CMP, 0,
1474                            TCG_REG_R2, TCG_REG_TMP, 0);
1475        } else {
1476            if (a_mask) {
1477                tcg_debug_assert(a_mask <= 0xff);
1478                tcg_out_dat_imm(s, COND_AL, ARITH_TST, 0, addrlo, a_mask);
1479            }
1480            tcg_out_dat_reg(s, COND_AL, ARITH_MOV, TCG_REG_TMP, 0, t_addr,
1481                            SHIFT_IMM_LSR(s->page_bits));
1482            tcg_out_dat_reg(s, (a_mask ? COND_EQ : COND_AL), ARITH_CMP,
1483                            0, TCG_REG_R2, TCG_REG_TMP,
1484                            SHIFT_IMM_LSL(s->page_bits));
1485        }
1486
1487        if (s->addr_type != TCG_TYPE_I32) {
1488            tcg_out_dat_reg(s, COND_EQ, ARITH_CMP, 0, TCG_REG_R3, addrhi, 0);
1489        }
1490    } else if (a_mask) {
1491        ldst = new_ldst_label(s);
1492        ldst->is_ld = is_ld;
1493        ldst->oi = oi;
1494        ldst->addrlo_reg = addrlo;
1495        ldst->addrhi_reg = addrhi;
1496
1497        /* We are expecting alignment to max out at 7 */
1498        tcg_debug_assert(a_mask <= 0xff);
1499        /* tst addr, #mask */
1500        tcg_out_dat_imm(s, COND_AL, ARITH_TST, 0, addrlo, a_mask);
1501    }
1502
1503    return ldst;
1504}
1505
1506static void tcg_out_qemu_ld_direct(TCGContext *s, MemOp opc, TCGReg datalo,
1507                                   TCGReg datahi, HostAddress h)
1508{
1509    TCGReg base;
1510
1511    /* Byte swapping is left to middle-end expansion. */
1512    tcg_debug_assert((opc & MO_BSWAP) == 0);
1513
1514    switch (opc & MO_SSIZE) {
1515    case MO_UB:
1516        if (h.index < 0) {
1517            tcg_out_ld8_12(s, h.cond, datalo, h.base, 0);
1518        } else {
1519            tcg_out_ld8_r(s, h.cond, datalo, h.base, h.index);
1520        }
1521        break;
1522    case MO_SB:
1523        if (h.index < 0) {
1524            tcg_out_ld8s_8(s, h.cond, datalo, h.base, 0);
1525        } else {
1526            tcg_out_ld8s_r(s, h.cond, datalo, h.base, h.index);
1527        }
1528        break;
1529    case MO_UW:
1530        if (h.index < 0) {
1531            tcg_out_ld16u_8(s, h.cond, datalo, h.base, 0);
1532        } else {
1533            tcg_out_ld16u_r(s, h.cond, datalo, h.base, h.index);
1534        }
1535        break;
1536    case MO_SW:
1537        if (h.index < 0) {
1538            tcg_out_ld16s_8(s, h.cond, datalo, h.base, 0);
1539        } else {
1540            tcg_out_ld16s_r(s, h.cond, datalo, h.base, h.index);
1541        }
1542        break;
1543    case MO_UL:
1544        if (h.index < 0) {
1545            tcg_out_ld32_12(s, h.cond, datalo, h.base, 0);
1546        } else {
1547            tcg_out_ld32_r(s, h.cond, datalo, h.base, h.index);
1548        }
1549        break;
1550    case MO_UQ:
1551        /* We used pair allocation for datalo, so already should be aligned. */
1552        tcg_debug_assert((datalo & 1) == 0);
1553        tcg_debug_assert(datahi == datalo + 1);
1554        /* LDRD requires alignment; double-check that. */
1555        if (get_alignment_bits(opc) >= MO_64) {
1556            if (h.index < 0) {
1557                tcg_out_ldrd_8(s, h.cond, datalo, h.base, 0);
1558                break;
1559            }
1560            /*
1561             * Rm (the second address op) must not overlap Rt or Rt + 1.
1562             * Since datalo is aligned, we can simplify the test via alignment.
1563             * Flip the two address arguments if that works.
1564             */
1565            if ((h.index & ~1) != datalo) {
1566                tcg_out_ldrd_r(s, h.cond, datalo, h.base, h.index);
1567                break;
1568            }
1569            if ((h.base & ~1) != datalo) {
1570                tcg_out_ldrd_r(s, h.cond, datalo, h.index, h.base);
1571                break;
1572            }
1573        }
1574        if (h.index < 0) {
1575            base = h.base;
1576            if (datalo == h.base) {
1577                tcg_out_mov_reg(s, h.cond, TCG_REG_TMP, base);
1578                base = TCG_REG_TMP;
1579            }
1580        } else if (h.index_scratch) {
1581            tcg_out_ld32_rwb(s, h.cond, datalo, h.index, h.base);
1582            tcg_out_ld32_12(s, h.cond, datahi, h.index, 4);
1583            break;
1584        } else {
1585            tcg_out_dat_reg(s, h.cond, ARITH_ADD, TCG_REG_TMP,
1586                            h.base, h.index, SHIFT_IMM_LSL(0));
1587            base = TCG_REG_TMP;
1588        }
1589        tcg_out_ld32_12(s, h.cond, datalo, base, 0);
1590        tcg_out_ld32_12(s, h.cond, datahi, base, 4);
1591        break;
1592    default:
1593        g_assert_not_reached();
1594    }
1595}
1596
1597static void tcg_out_qemu_ld(TCGContext *s, TCGReg datalo, TCGReg datahi,
1598                            TCGReg addrlo, TCGReg addrhi,
1599                            MemOpIdx oi, TCGType data_type)
1600{
1601    MemOp opc = get_memop(oi);
1602    TCGLabelQemuLdst *ldst;
1603    HostAddress h;
1604
1605    ldst = prepare_host_addr(s, &h, addrlo, addrhi, oi, true);
1606    if (ldst) {
1607        ldst->type = data_type;
1608        ldst->datalo_reg = datalo;
1609        ldst->datahi_reg = datahi;
1610
1611        /*
1612         * This a conditional BL only to load a pointer within this
1613         * opcode into LR for the slow path.  We will not be using
1614         * the value for a tail call.
1615         */
1616        ldst->label_ptr[0] = s->code_ptr;
1617        tcg_out_bl_imm(s, COND_NE, 0);
1618
1619        tcg_out_qemu_ld_direct(s, opc, datalo, datahi, h);
1620        ldst->raddr = tcg_splitwx_to_rx(s->code_ptr);
1621    } else {
1622        tcg_out_qemu_ld_direct(s, opc, datalo, datahi, h);
1623    }
1624}
1625
1626static void tcg_out_qemu_st_direct(TCGContext *s, MemOp opc, TCGReg datalo,
1627                                   TCGReg datahi, HostAddress h)
1628{
1629    /* Byte swapping is left to middle-end expansion. */
1630    tcg_debug_assert((opc & MO_BSWAP) == 0);
1631
1632    switch (opc & MO_SIZE) {
1633    case MO_8:
1634        if (h.index < 0) {
1635            tcg_out_st8_12(s, h.cond, datalo, h.base, 0);
1636        } else {
1637            tcg_out_st8_r(s, h.cond, datalo, h.base, h.index);
1638        }
1639        break;
1640    case MO_16:
1641        if (h.index < 0) {
1642            tcg_out_st16_8(s, h.cond, datalo, h.base, 0);
1643        } else {
1644            tcg_out_st16_r(s, h.cond, datalo, h.base, h.index);
1645        }
1646        break;
1647    case MO_32:
1648        if (h.index < 0) {
1649            tcg_out_st32_12(s, h.cond, datalo, h.base, 0);
1650        } else {
1651            tcg_out_st32_r(s, h.cond, datalo, h.base, h.index);
1652        }
1653        break;
1654    case MO_64:
1655        /* We used pair allocation for datalo, so already should be aligned. */
1656        tcg_debug_assert((datalo & 1) == 0);
1657        tcg_debug_assert(datahi == datalo + 1);
1658        /* STRD requires alignment; double-check that. */
1659        if (get_alignment_bits(opc) >= MO_64) {
1660            if (h.index < 0) {
1661                tcg_out_strd_8(s, h.cond, datalo, h.base, 0);
1662            } else {
1663                tcg_out_strd_r(s, h.cond, datalo, h.base, h.index);
1664            }
1665        } else if (h.index_scratch) {
1666            tcg_out_st32_rwb(s, h.cond, datalo, h.index, h.base);
1667            tcg_out_st32_12(s, h.cond, datahi, h.index, 4);
1668        } else {
1669            tcg_out_dat_reg(s, h.cond, ARITH_ADD, TCG_REG_TMP,
1670                            h.base, h.index, SHIFT_IMM_LSL(0));
1671            tcg_out_st32_12(s, h.cond, datalo, TCG_REG_TMP, 0);
1672            tcg_out_st32_12(s, h.cond, datahi, TCG_REG_TMP, 4);
1673        }
1674        break;
1675    default:
1676        g_assert_not_reached();
1677    }
1678}
1679
1680static void tcg_out_qemu_st(TCGContext *s, TCGReg datalo, TCGReg datahi,
1681                            TCGReg addrlo, TCGReg addrhi,
1682                            MemOpIdx oi, TCGType data_type)
1683{
1684    MemOp opc = get_memop(oi);
1685    TCGLabelQemuLdst *ldst;
1686    HostAddress h;
1687
1688    ldst = prepare_host_addr(s, &h, addrlo, addrhi, oi, false);
1689    if (ldst) {
1690        ldst->type = data_type;
1691        ldst->datalo_reg = datalo;
1692        ldst->datahi_reg = datahi;
1693
1694        h.cond = COND_EQ;
1695        tcg_out_qemu_st_direct(s, opc, datalo, datahi, h);
1696
1697        /* The conditional call is last, as we're going to return here. */
1698        ldst->label_ptr[0] = s->code_ptr;
1699        tcg_out_bl_imm(s, COND_NE, 0);
1700        ldst->raddr = tcg_splitwx_to_rx(s->code_ptr);
1701    } else {
1702        tcg_out_qemu_st_direct(s, opc, datalo, datahi, h);
1703    }
1704}
1705
1706static void tcg_out_epilogue(TCGContext *s);
1707
1708static void tcg_out_exit_tb(TCGContext *s, uintptr_t arg)
1709{
1710    tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_R0, arg);
1711    tcg_out_epilogue(s);
1712}
1713
1714static void tcg_out_goto_tb(TCGContext *s, int which)
1715{
1716    uintptr_t i_addr;
1717    intptr_t i_disp;
1718
1719    /* Direct branch will be patched by tb_target_set_jmp_target. */
1720    set_jmp_insn_offset(s, which);
1721    tcg_out32(s, INSN_NOP);
1722
1723    /* When branch is out of range, fall through to indirect. */
1724    i_addr = get_jmp_target_addr(s, which);
1725    i_disp = tcg_pcrel_diff(s, (void *)i_addr) - 8;
1726    tcg_debug_assert(i_disp < 0);
1727    if (i_disp >= -0xfff) {
1728        tcg_out_ld32_12(s, COND_AL, TCG_REG_PC, TCG_REG_PC, i_disp);
1729    } else {
1730        /*
1731         * The TB is close, but outside the 12 bits addressable by
1732         * the load.  We can extend this to 20 bits with a sub of a
1733         * shifted immediate from pc.
1734         */
1735        int h = -i_disp;
1736        int l = h & 0xfff;
1737
1738        h = encode_imm_nofail(h - l);
1739        tcg_out_dat_imm(s, COND_AL, ARITH_SUB, TCG_REG_R0, TCG_REG_PC, h);
1740        tcg_out_ld32_12(s, COND_AL, TCG_REG_PC, TCG_REG_R0, l);
1741    }
1742    set_jmp_reset_offset(s, which);
1743}
1744
1745void tb_target_set_jmp_target(const TranslationBlock *tb, int n,
1746                              uintptr_t jmp_rx, uintptr_t jmp_rw)
1747{
1748    uintptr_t addr = tb->jmp_target_addr[n];
1749    ptrdiff_t offset = addr - (jmp_rx + 8);
1750    tcg_insn_unit insn;
1751
1752    /* Either directly branch, or fall through to indirect branch. */
1753    if (offset == sextract64(offset, 0, 26)) {
1754        /* B <addr> */
1755        insn = deposit32((COND_AL << 28) | INSN_B, 0, 24, offset >> 2);
1756    } else {
1757        insn = INSN_NOP;
1758    }
1759
1760    qatomic_set((uint32_t *)jmp_rw, insn);
1761    flush_idcache_range(jmp_rx, jmp_rw, 4);
1762}
1763
1764static void tcg_out_op(TCGContext *s, TCGOpcode opc,
1765                       const TCGArg args[TCG_MAX_OP_ARGS],
1766                       const int const_args[TCG_MAX_OP_ARGS])
1767{
1768    TCGArg a0, a1, a2, a3, a4, a5;
1769    int c;
1770
1771    switch (opc) {
1772    case INDEX_op_goto_ptr:
1773        tcg_out_b_reg(s, COND_AL, args[0]);
1774        break;
1775    case INDEX_op_br:
1776        tcg_out_goto_label(s, COND_AL, arg_label(args[0]));
1777        break;
1778
1779    case INDEX_op_ld8u_i32:
1780        tcg_out_ld8u(s, COND_AL, args[0], args[1], args[2]);
1781        break;
1782    case INDEX_op_ld8s_i32:
1783        tcg_out_ld8s(s, COND_AL, args[0], args[1], args[2]);
1784        break;
1785    case INDEX_op_ld16u_i32:
1786        tcg_out_ld16u(s, COND_AL, args[0], args[1], args[2]);
1787        break;
1788    case INDEX_op_ld16s_i32:
1789        tcg_out_ld16s(s, COND_AL, args[0], args[1], args[2]);
1790        break;
1791    case INDEX_op_ld_i32:
1792        tcg_out_ld32u(s, COND_AL, args[0], args[1], args[2]);
1793        break;
1794    case INDEX_op_st8_i32:
1795        tcg_out_st8(s, COND_AL, args[0], args[1], args[2]);
1796        break;
1797    case INDEX_op_st16_i32:
1798        tcg_out_st16(s, COND_AL, args[0], args[1], args[2]);
1799        break;
1800    case INDEX_op_st_i32:
1801        tcg_out_st32(s, COND_AL, args[0], args[1], args[2]);
1802        break;
1803
1804    case INDEX_op_movcond_i32:
1805        /* Constraints mean that v2 is always in the same register as dest,
1806         * so we only need to do "if condition passed, move v1 to dest".
1807         */
1808        tcg_out_dat_rIN(s, COND_AL, ARITH_CMP, ARITH_CMN, 0,
1809                        args[1], args[2], const_args[2]);
1810        tcg_out_dat_rIK(s, tcg_cond_to_arm_cond[args[5]], ARITH_MOV,
1811                        ARITH_MVN, args[0], 0, args[3], const_args[3]);
1812        break;
1813    case INDEX_op_add_i32:
1814        tcg_out_dat_rIN(s, COND_AL, ARITH_ADD, ARITH_SUB,
1815                        args[0], args[1], args[2], const_args[2]);
1816        break;
1817    case INDEX_op_sub_i32:
1818        if (const_args[1]) {
1819            if (const_args[2]) {
1820                tcg_out_movi32(s, COND_AL, args[0], args[1] - args[2]);
1821            } else {
1822                tcg_out_dat_rI(s, COND_AL, ARITH_RSB,
1823                               args[0], args[2], args[1], 1);
1824            }
1825        } else {
1826            tcg_out_dat_rIN(s, COND_AL, ARITH_SUB, ARITH_ADD,
1827                            args[0], args[1], args[2], const_args[2]);
1828        }
1829        break;
1830    case INDEX_op_and_i32:
1831        tcg_out_dat_rIK(s, COND_AL, ARITH_AND, ARITH_BIC,
1832                        args[0], args[1], args[2], const_args[2]);
1833        break;
1834    case INDEX_op_andc_i32:
1835        tcg_out_dat_rIK(s, COND_AL, ARITH_BIC, ARITH_AND,
1836                        args[0], args[1], args[2], const_args[2]);
1837        break;
1838    case INDEX_op_or_i32:
1839        c = ARITH_ORR;
1840        goto gen_arith;
1841    case INDEX_op_xor_i32:
1842        c = ARITH_EOR;
1843        /* Fall through.  */
1844    gen_arith:
1845        tcg_out_dat_rI(s, COND_AL, c, args[0], args[1], args[2], const_args[2]);
1846        break;
1847    case INDEX_op_add2_i32:
1848        a0 = args[0], a1 = args[1], a2 = args[2];
1849        a3 = args[3], a4 = args[4], a5 = args[5];
1850        if (a0 == a3 || (a0 == a5 && !const_args[5])) {
1851            a0 = TCG_REG_TMP;
1852        }
1853        tcg_out_dat_rIN(s, COND_AL, ARITH_ADD | TO_CPSR, ARITH_SUB | TO_CPSR,
1854                        a0, a2, a4, const_args[4]);
1855        tcg_out_dat_rIK(s, COND_AL, ARITH_ADC, ARITH_SBC,
1856                        a1, a3, a5, const_args[5]);
1857        tcg_out_mov_reg(s, COND_AL, args[0], a0);
1858        break;
1859    case INDEX_op_sub2_i32:
1860        a0 = args[0], a1 = args[1], a2 = args[2];
1861        a3 = args[3], a4 = args[4], a5 = args[5];
1862        if ((a0 == a3 && !const_args[3]) || (a0 == a5 && !const_args[5])) {
1863            a0 = TCG_REG_TMP;
1864        }
1865        if (const_args[2]) {
1866            if (const_args[4]) {
1867                tcg_out_movi32(s, COND_AL, a0, a4);
1868                a4 = a0;
1869            }
1870            tcg_out_dat_rI(s, COND_AL, ARITH_RSB | TO_CPSR, a0, a4, a2, 1);
1871        } else {
1872            tcg_out_dat_rIN(s, COND_AL, ARITH_SUB | TO_CPSR,
1873                            ARITH_ADD | TO_CPSR, a0, a2, a4, const_args[4]);
1874        }
1875        if (const_args[3]) {
1876            if (const_args[5]) {
1877                tcg_out_movi32(s, COND_AL, a1, a5);
1878                a5 = a1;
1879            }
1880            tcg_out_dat_rI(s, COND_AL, ARITH_RSC, a1, a5, a3, 1);
1881        } else {
1882            tcg_out_dat_rIK(s, COND_AL, ARITH_SBC, ARITH_ADC,
1883                            a1, a3, a5, const_args[5]);
1884        }
1885        tcg_out_mov_reg(s, COND_AL, args[0], a0);
1886        break;
1887    case INDEX_op_neg_i32:
1888        tcg_out_dat_imm(s, COND_AL, ARITH_RSB, args[0], args[1], 0);
1889        break;
1890    case INDEX_op_not_i32:
1891        tcg_out_dat_reg(s, COND_AL,
1892                        ARITH_MVN, args[0], 0, args[1], SHIFT_IMM_LSL(0));
1893        break;
1894    case INDEX_op_mul_i32:
1895        tcg_out_mul32(s, COND_AL, args[0], args[1], args[2]);
1896        break;
1897    case INDEX_op_mulu2_i32:
1898        tcg_out_umull32(s, COND_AL, args[0], args[1], args[2], args[3]);
1899        break;
1900    case INDEX_op_muls2_i32:
1901        tcg_out_smull32(s, COND_AL, args[0], args[1], args[2], args[3]);
1902        break;
1903    /* XXX: Perhaps args[2] & 0x1f is wrong */
1904    case INDEX_op_shl_i32:
1905        c = const_args[2] ?
1906                SHIFT_IMM_LSL(args[2] & 0x1f) : SHIFT_REG_LSL(args[2]);
1907        goto gen_shift32;
1908    case INDEX_op_shr_i32:
1909        c = const_args[2] ? (args[2] & 0x1f) ? SHIFT_IMM_LSR(args[2] & 0x1f) :
1910                SHIFT_IMM_LSL(0) : SHIFT_REG_LSR(args[2]);
1911        goto gen_shift32;
1912    case INDEX_op_sar_i32:
1913        c = const_args[2] ? (args[2] & 0x1f) ? SHIFT_IMM_ASR(args[2] & 0x1f) :
1914                SHIFT_IMM_LSL(0) : SHIFT_REG_ASR(args[2]);
1915        goto gen_shift32;
1916    case INDEX_op_rotr_i32:
1917        c = const_args[2] ? (args[2] & 0x1f) ? SHIFT_IMM_ROR(args[2] & 0x1f) :
1918                SHIFT_IMM_LSL(0) : SHIFT_REG_ROR(args[2]);
1919        /* Fall through.  */
1920    gen_shift32:
1921        tcg_out_dat_reg(s, COND_AL, ARITH_MOV, args[0], 0, args[1], c);
1922        break;
1923
1924    case INDEX_op_rotl_i32:
1925        if (const_args[2]) {
1926            tcg_out_dat_reg(s, COND_AL, ARITH_MOV, args[0], 0, args[1],
1927                            ((0x20 - args[2]) & 0x1f) ?
1928                            SHIFT_IMM_ROR((0x20 - args[2]) & 0x1f) :
1929                            SHIFT_IMM_LSL(0));
1930        } else {
1931            tcg_out_dat_imm(s, COND_AL, ARITH_RSB, TCG_REG_TMP, args[2], 0x20);
1932            tcg_out_dat_reg(s, COND_AL, ARITH_MOV, args[0], 0, args[1],
1933                            SHIFT_REG_ROR(TCG_REG_TMP));
1934        }
1935        break;
1936
1937    case INDEX_op_ctz_i32:
1938        tcg_out_dat_reg(s, COND_AL, INSN_RBIT, TCG_REG_TMP, 0, args[1], 0);
1939        a1 = TCG_REG_TMP;
1940        goto do_clz;
1941
1942    case INDEX_op_clz_i32:
1943        a1 = args[1];
1944    do_clz:
1945        a0 = args[0];
1946        a2 = args[2];
1947        c = const_args[2];
1948        if (c && a2 == 32) {
1949            tcg_out_dat_reg(s, COND_AL, INSN_CLZ, a0, 0, a1, 0);
1950            break;
1951        }
1952        tcg_out_dat_imm(s, COND_AL, ARITH_CMP, 0, a1, 0);
1953        tcg_out_dat_reg(s, COND_NE, INSN_CLZ, a0, 0, a1, 0);
1954        if (c || a0 != a2) {
1955            tcg_out_dat_rIK(s, COND_EQ, ARITH_MOV, ARITH_MVN, a0, 0, a2, c);
1956        }
1957        break;
1958
1959    case INDEX_op_brcond_i32:
1960        tcg_out_dat_rIN(s, COND_AL, ARITH_CMP, ARITH_CMN, 0,
1961                       args[0], args[1], const_args[1]);
1962        tcg_out_goto_label(s, tcg_cond_to_arm_cond[args[2]],
1963                           arg_label(args[3]));
1964        break;
1965    case INDEX_op_setcond_i32:
1966        tcg_out_dat_rIN(s, COND_AL, ARITH_CMP, ARITH_CMN, 0,
1967                        args[1], args[2], const_args[2]);
1968        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[args[3]],
1969                        ARITH_MOV, args[0], 0, 1);
1970        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[tcg_invert_cond(args[3])],
1971                        ARITH_MOV, args[0], 0, 0);
1972        break;
1973    case INDEX_op_negsetcond_i32:
1974        tcg_out_dat_rIN(s, COND_AL, ARITH_CMP, ARITH_CMN, 0,
1975                        args[1], args[2], const_args[2]);
1976        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[args[3]],
1977                        ARITH_MVN, args[0], 0, 0);
1978        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[tcg_invert_cond(args[3])],
1979                        ARITH_MOV, args[0], 0, 0);
1980        break;
1981
1982    case INDEX_op_brcond2_i32:
1983        c = tcg_out_cmp2(s, args, const_args);
1984        tcg_out_goto_label(s, tcg_cond_to_arm_cond[c], arg_label(args[5]));
1985        break;
1986    case INDEX_op_setcond2_i32:
1987        c = tcg_out_cmp2(s, args + 1, const_args + 1);
1988        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[c], ARITH_MOV, args[0], 0, 1);
1989        tcg_out_dat_imm(s, tcg_cond_to_arm_cond[tcg_invert_cond(c)],
1990                        ARITH_MOV, args[0], 0, 0);
1991        break;
1992
1993    case INDEX_op_qemu_ld_a32_i32:
1994        tcg_out_qemu_ld(s, args[0], -1, args[1], -1, args[2], TCG_TYPE_I32);
1995        break;
1996    case INDEX_op_qemu_ld_a64_i32:
1997        tcg_out_qemu_ld(s, args[0], -1, args[1], args[2],
1998                        args[3], TCG_TYPE_I32);
1999        break;
2000    case INDEX_op_qemu_ld_a32_i64:
2001        tcg_out_qemu_ld(s, args[0], args[1], args[2], -1,
2002                        args[3], TCG_TYPE_I64);
2003        break;
2004    case INDEX_op_qemu_ld_a64_i64:
2005        tcg_out_qemu_ld(s, args[0], args[1], args[2], args[3],
2006                        args[4], TCG_TYPE_I64);
2007        break;
2008
2009    case INDEX_op_qemu_st_a32_i32:
2010        tcg_out_qemu_st(s, args[0], -1, args[1], -1, args[2], TCG_TYPE_I32);
2011        break;
2012    case INDEX_op_qemu_st_a64_i32:
2013        tcg_out_qemu_st(s, args[0], -1, args[1], args[2],
2014                        args[3], TCG_TYPE_I32);
2015        break;
2016    case INDEX_op_qemu_st_a32_i64:
2017        tcg_out_qemu_st(s, args[0], args[1], args[2], -1,
2018                        args[3], TCG_TYPE_I64);
2019        break;
2020    case INDEX_op_qemu_st_a64_i64:
2021        tcg_out_qemu_st(s, args[0], args[1], args[2], args[3],
2022                        args[4], TCG_TYPE_I64);
2023        break;
2024
2025    case INDEX_op_bswap16_i32:
2026        tcg_out_bswap16(s, COND_AL, args[0], args[1], args[2]);
2027        break;
2028    case INDEX_op_bswap32_i32:
2029        tcg_out_bswap32(s, COND_AL, args[0], args[1]);
2030        break;
2031
2032    case INDEX_op_deposit_i32:
2033        tcg_out_deposit(s, COND_AL, args[0], args[2],
2034                        args[3], args[4], const_args[2]);
2035        break;
2036    case INDEX_op_extract_i32:
2037        tcg_out_extract(s, COND_AL, args[0], args[1], args[2], args[3]);
2038        break;
2039    case INDEX_op_sextract_i32:
2040        tcg_out_sextract(s, COND_AL, args[0], args[1], args[2], args[3]);
2041        break;
2042    case INDEX_op_extract2_i32:
2043        /* ??? These optimization vs zero should be generic.  */
2044        /* ??? But we can't substitute 2 for 1 in the opcode stream yet.  */
2045        if (const_args[1]) {
2046            if (const_args[2]) {
2047                tcg_out_movi(s, TCG_TYPE_REG, args[0], 0);
2048            } else {
2049                tcg_out_dat_reg(s, COND_AL, ARITH_MOV, args[0], 0,
2050                                args[2], SHIFT_IMM_LSL(32 - args[3]));
2051            }
2052        } else if (const_args[2]) {
2053            tcg_out_dat_reg(s, COND_AL, ARITH_MOV, args[0], 0,
2054                            args[1], SHIFT_IMM_LSR(args[3]));
2055        } else {
2056            /* We can do extract2 in 2 insns, vs the 3 required otherwise.  */
2057            tcg_out_dat_reg(s, COND_AL, ARITH_MOV, TCG_REG_TMP, 0,
2058                            args[2], SHIFT_IMM_LSL(32 - args[3]));
2059            tcg_out_dat_reg(s, COND_AL, ARITH_ORR, args[0], TCG_REG_TMP,
2060                            args[1], SHIFT_IMM_LSR(args[3]));
2061        }
2062        break;
2063
2064    case INDEX_op_div_i32:
2065        tcg_out_sdiv(s, COND_AL, args[0], args[1], args[2]);
2066        break;
2067    case INDEX_op_divu_i32:
2068        tcg_out_udiv(s, COND_AL, args[0], args[1], args[2]);
2069        break;
2070
2071    case INDEX_op_mb:
2072        tcg_out_mb(s, args[0]);
2073        break;
2074
2075    case INDEX_op_mov_i32:  /* Always emitted via tcg_out_mov.  */
2076    case INDEX_op_call:     /* Always emitted via tcg_out_call.  */
2077    case INDEX_op_exit_tb:  /* Always emitted via tcg_out_exit_tb.  */
2078    case INDEX_op_goto_tb:  /* Always emitted via tcg_out_goto_tb.  */
2079    case INDEX_op_ext8s_i32:  /* Always emitted via tcg_reg_alloc_op.  */
2080    case INDEX_op_ext8u_i32:
2081    case INDEX_op_ext16s_i32:
2082    case INDEX_op_ext16u_i32:
2083    default:
2084        g_assert_not_reached();
2085    }
2086}
2087
2088static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode op)
2089{
2090    switch (op) {
2091    case INDEX_op_goto_ptr:
2092        return C_O0_I1(r);
2093
2094    case INDEX_op_ld8u_i32:
2095    case INDEX_op_ld8s_i32:
2096    case INDEX_op_ld16u_i32:
2097    case INDEX_op_ld16s_i32:
2098    case INDEX_op_ld_i32:
2099    case INDEX_op_neg_i32:
2100    case INDEX_op_not_i32:
2101    case INDEX_op_bswap16_i32:
2102    case INDEX_op_bswap32_i32:
2103    case INDEX_op_ext8s_i32:
2104    case INDEX_op_ext16s_i32:
2105    case INDEX_op_ext16u_i32:
2106    case INDEX_op_extract_i32:
2107    case INDEX_op_sextract_i32:
2108        return C_O1_I1(r, r);
2109
2110    case INDEX_op_st8_i32:
2111    case INDEX_op_st16_i32:
2112    case INDEX_op_st_i32:
2113        return C_O0_I2(r, r);
2114
2115    case INDEX_op_add_i32:
2116    case INDEX_op_sub_i32:
2117    case INDEX_op_setcond_i32:
2118    case INDEX_op_negsetcond_i32:
2119        return C_O1_I2(r, r, rIN);
2120
2121    case INDEX_op_and_i32:
2122    case INDEX_op_andc_i32:
2123    case INDEX_op_clz_i32:
2124    case INDEX_op_ctz_i32:
2125        return C_O1_I2(r, r, rIK);
2126
2127    case INDEX_op_mul_i32:
2128    case INDEX_op_div_i32:
2129    case INDEX_op_divu_i32:
2130        return C_O1_I2(r, r, r);
2131
2132    case INDEX_op_mulu2_i32:
2133    case INDEX_op_muls2_i32:
2134        return C_O2_I2(r, r, r, r);
2135
2136    case INDEX_op_or_i32:
2137    case INDEX_op_xor_i32:
2138        return C_O1_I2(r, r, rI);
2139
2140    case INDEX_op_shl_i32:
2141    case INDEX_op_shr_i32:
2142    case INDEX_op_sar_i32:
2143    case INDEX_op_rotl_i32:
2144    case INDEX_op_rotr_i32:
2145        return C_O1_I2(r, r, ri);
2146
2147    case INDEX_op_brcond_i32:
2148        return C_O0_I2(r, rIN);
2149    case INDEX_op_deposit_i32:
2150        return C_O1_I2(r, 0, rZ);
2151    case INDEX_op_extract2_i32:
2152        return C_O1_I2(r, rZ, rZ);
2153    case INDEX_op_movcond_i32:
2154        return C_O1_I4(r, r, rIN, rIK, 0);
2155    case INDEX_op_add2_i32:
2156        return C_O2_I4(r, r, r, r, rIN, rIK);
2157    case INDEX_op_sub2_i32:
2158        return C_O2_I4(r, r, rI, rI, rIN, rIK);
2159    case INDEX_op_brcond2_i32:
2160        return C_O0_I4(r, r, rI, rI);
2161    case INDEX_op_setcond2_i32:
2162        return C_O1_I4(r, r, r, rI, rI);
2163
2164    case INDEX_op_qemu_ld_a32_i32:
2165        return C_O1_I1(r, q);
2166    case INDEX_op_qemu_ld_a64_i32:
2167        return C_O1_I2(r, q, q);
2168    case INDEX_op_qemu_ld_a32_i64:
2169        return C_O2_I1(e, p, q);
2170    case INDEX_op_qemu_ld_a64_i64:
2171        return C_O2_I2(e, p, q, q);
2172    case INDEX_op_qemu_st_a32_i32:
2173        return C_O0_I2(q, q);
2174    case INDEX_op_qemu_st_a64_i32:
2175        return C_O0_I3(q, q, q);
2176    case INDEX_op_qemu_st_a32_i64:
2177        return C_O0_I3(Q, p, q);
2178    case INDEX_op_qemu_st_a64_i64:
2179        return C_O0_I4(Q, p, q, q);
2180
2181    case INDEX_op_st_vec:
2182        return C_O0_I2(w, r);
2183    case INDEX_op_ld_vec:
2184    case INDEX_op_dupm_vec:
2185        return C_O1_I1(w, r);
2186    case INDEX_op_dup_vec:
2187        return C_O1_I1(w, wr);
2188    case INDEX_op_abs_vec:
2189    case INDEX_op_neg_vec:
2190    case INDEX_op_not_vec:
2191    case INDEX_op_shli_vec:
2192    case INDEX_op_shri_vec:
2193    case INDEX_op_sari_vec:
2194        return C_O1_I1(w, w);
2195    case INDEX_op_dup2_vec:
2196    case INDEX_op_add_vec:
2197    case INDEX_op_mul_vec:
2198    case INDEX_op_smax_vec:
2199    case INDEX_op_smin_vec:
2200    case INDEX_op_ssadd_vec:
2201    case INDEX_op_sssub_vec:
2202    case INDEX_op_sub_vec:
2203    case INDEX_op_umax_vec:
2204    case INDEX_op_umin_vec:
2205    case INDEX_op_usadd_vec:
2206    case INDEX_op_ussub_vec:
2207    case INDEX_op_xor_vec:
2208    case INDEX_op_arm_sshl_vec:
2209    case INDEX_op_arm_ushl_vec:
2210        return C_O1_I2(w, w, w);
2211    case INDEX_op_arm_sli_vec:
2212        return C_O1_I2(w, 0, w);
2213    case INDEX_op_or_vec:
2214    case INDEX_op_andc_vec:
2215        return C_O1_I2(w, w, wO);
2216    case INDEX_op_and_vec:
2217    case INDEX_op_orc_vec:
2218        return C_O1_I2(w, w, wV);
2219    case INDEX_op_cmp_vec:
2220        return C_O1_I2(w, w, wZ);
2221    case INDEX_op_bitsel_vec:
2222        return C_O1_I3(w, w, w, w);
2223    default:
2224        g_assert_not_reached();
2225    }
2226}
2227
2228static void tcg_target_init(TCGContext *s)
2229{
2230    /*
2231     * Only probe for the platform and capabilities if we haven't already
2232     * determined maximum values at compile time.
2233     */
2234#if !defined(use_idiv_instructions) || !defined(use_neon_instructions)
2235    {
2236        unsigned long hwcap = qemu_getauxval(AT_HWCAP);
2237#ifndef use_idiv_instructions
2238        use_idiv_instructions = (hwcap & HWCAP_ARM_IDIVA) != 0;
2239#endif
2240#ifndef use_neon_instructions
2241        use_neon_instructions = (hwcap & HWCAP_ARM_NEON) != 0;
2242#endif
2243    }
2244#endif
2245
2246    if (__ARM_ARCH < 7) {
2247        const char *pl = (const char *)qemu_getauxval(AT_PLATFORM);
2248        if (pl != NULL && pl[0] == 'v' && pl[1] >= '4' && pl[1] <= '9') {
2249            arm_arch = pl[1] - '0';
2250        }
2251
2252        if (arm_arch < 6) {
2253            error_report("TCG: ARMv%d is unsupported; exiting", arm_arch);
2254            exit(EXIT_FAILURE);
2255        }
2256    }
2257
2258    tcg_target_available_regs[TCG_TYPE_I32] = ALL_GENERAL_REGS;
2259
2260    tcg_target_call_clobber_regs = 0;
2261    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R0);
2262    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R1);
2263    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R2);
2264    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R3);
2265    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R12);
2266    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R14);
2267
2268    if (use_neon_instructions) {
2269        tcg_target_available_regs[TCG_TYPE_V64]  = ALL_VECTOR_REGS;
2270        tcg_target_available_regs[TCG_TYPE_V128] = ALL_VECTOR_REGS;
2271
2272        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q0);
2273        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q1);
2274        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q2);
2275        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q3);
2276        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q8);
2277        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q9);
2278        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q10);
2279        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q11);
2280        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q12);
2281        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q13);
2282        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q14);
2283        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_Q15);
2284    }
2285
2286    s->reserved_regs = 0;
2287    tcg_regset_set_reg(s->reserved_regs, TCG_REG_CALL_STACK);
2288    tcg_regset_set_reg(s->reserved_regs, TCG_REG_TMP);
2289    tcg_regset_set_reg(s->reserved_regs, TCG_REG_PC);
2290    tcg_regset_set_reg(s->reserved_regs, TCG_VEC_TMP);
2291}
2292
2293static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg arg,
2294                       TCGReg arg1, intptr_t arg2)
2295{
2296    switch (type) {
2297    case TCG_TYPE_I32:
2298        tcg_out_ld32u(s, COND_AL, arg, arg1, arg2);
2299        return;
2300    case TCG_TYPE_V64:
2301        /* regs 1; size 8; align 8 */
2302        tcg_out_vldst(s, INSN_VLD1 | 0x7d0, arg, arg1, arg2);
2303        return;
2304    case TCG_TYPE_V128:
2305        /*
2306         * We have only 8-byte alignment for the stack per the ABI.
2307         * Rather than dynamically re-align the stack, it's easier
2308         * to simply not request alignment beyond that.  So:
2309         * regs 2; size 8; align 8
2310         */
2311        tcg_out_vldst(s, INSN_VLD1 | 0xad0, arg, arg1, arg2);
2312        return;
2313    default:
2314        g_assert_not_reached();
2315    }
2316}
2317
2318static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg,
2319                       TCGReg arg1, intptr_t arg2)
2320{
2321    switch (type) {
2322    case TCG_TYPE_I32:
2323        tcg_out_st32(s, COND_AL, arg, arg1, arg2);
2324        return;
2325    case TCG_TYPE_V64:
2326        /* regs 1; size 8; align 8 */
2327        tcg_out_vldst(s, INSN_VST1 | 0x7d0, arg, arg1, arg2);
2328        return;
2329    case TCG_TYPE_V128:
2330        /* See tcg_out_ld re alignment: regs 2; size 8; align 8 */
2331        tcg_out_vldst(s, INSN_VST1 | 0xad0, arg, arg1, arg2);
2332        return;
2333    default:
2334        g_assert_not_reached();
2335    }
2336}
2337
2338static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
2339                        TCGReg base, intptr_t ofs)
2340{
2341    return false;
2342}
2343
2344static bool tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg)
2345{
2346    if (ret == arg) {
2347        return true;
2348    }
2349    switch (type) {
2350    case TCG_TYPE_I32:
2351        if (ret < TCG_REG_Q0 && arg < TCG_REG_Q0) {
2352            tcg_out_mov_reg(s, COND_AL, ret, arg);
2353            return true;
2354        }
2355        return false;
2356
2357    case TCG_TYPE_V64:
2358    case TCG_TYPE_V128:
2359        /* "VMOV D,N" is an alias for "VORR D,N,N". */
2360        tcg_out_vreg3(s, INSN_VORR, type - TCG_TYPE_V64, 0, ret, arg, arg);
2361        return true;
2362
2363    default:
2364        g_assert_not_reached();
2365    }
2366}
2367
2368static void tcg_out_movi(TCGContext *s, TCGType type,
2369                         TCGReg ret, tcg_target_long arg)
2370{
2371    tcg_debug_assert(type == TCG_TYPE_I32);
2372    tcg_debug_assert(ret < TCG_REG_Q0);
2373    tcg_out_movi32(s, COND_AL, ret, arg);
2374}
2375
2376static bool tcg_out_xchg(TCGContext *s, TCGType type, TCGReg r1, TCGReg r2)
2377{
2378    return false;
2379}
2380
2381static void tcg_out_addi_ptr(TCGContext *s, TCGReg rd, TCGReg rs,
2382                             tcg_target_long imm)
2383{
2384    int enc, opc = ARITH_ADD;
2385
2386    /* All of the easiest immediates to encode are positive. */
2387    if (imm < 0) {
2388        imm = -imm;
2389        opc = ARITH_SUB;
2390    }
2391    enc = encode_imm(imm);
2392    if (enc >= 0) {
2393        tcg_out_dat_imm(s, COND_AL, opc, rd, rs, enc);
2394    } else {
2395        tcg_out_movi32(s, COND_AL, TCG_REG_TMP, imm);
2396        tcg_out_dat_reg(s, COND_AL, opc, rd, rs,
2397                        TCG_REG_TMP, SHIFT_IMM_LSL(0));
2398    }
2399}
2400
2401/* Type is always V128, with I64 elements.  */
2402static void tcg_out_dup2_vec(TCGContext *s, TCGReg rd, TCGReg rl, TCGReg rh)
2403{
2404    /* Move high element into place first. */
2405    /* VMOV Dd+1, Ds */
2406    tcg_out_vreg3(s, INSN_VORR | (1 << 12), 0, 0, rd, rh, rh);
2407    /* Move low element into place; tcg_out_mov will check for nop. */
2408    tcg_out_mov(s, TCG_TYPE_V64, rd, rl);
2409}
2410
2411static bool tcg_out_dup_vec(TCGContext *s, TCGType type, unsigned vece,
2412                            TCGReg rd, TCGReg rs)
2413{
2414    int q = type - TCG_TYPE_V64;
2415
2416    if (vece == MO_64) {
2417        if (type == TCG_TYPE_V128) {
2418            tcg_out_dup2_vec(s, rd, rs, rs);
2419        } else {
2420            tcg_out_mov(s, TCG_TYPE_V64, rd, rs);
2421        }
2422    } else if (rs < TCG_REG_Q0) {
2423        int b = (vece == MO_8);
2424        int e = (vece == MO_16);
2425        tcg_out32(s, INSN_VDUP_G | (b << 22) | (q << 21) | (e << 5) |
2426                  encode_vn(rd) | (rs << 12));
2427    } else {
2428        int imm4 = 1 << vece;
2429        tcg_out32(s, INSN_VDUP_S | (imm4 << 16) | (q << 6) |
2430                  encode_vd(rd) | encode_vm(rs));
2431    }
2432    return true;
2433}
2434
2435static bool tcg_out_dupm_vec(TCGContext *s, TCGType type, unsigned vece,
2436                             TCGReg rd, TCGReg base, intptr_t offset)
2437{
2438    if (vece == MO_64) {
2439        tcg_out_ld(s, TCG_TYPE_V64, rd, base, offset);
2440        if (type == TCG_TYPE_V128) {
2441            tcg_out_dup2_vec(s, rd, rd, rd);
2442        }
2443    } else {
2444        int q = type - TCG_TYPE_V64;
2445        tcg_out_vldst(s, INSN_VLD1R | (vece << 6) | (q << 5),
2446                      rd, base, offset);
2447    }
2448    return true;
2449}
2450
2451static void tcg_out_dupi_vec(TCGContext *s, TCGType type, unsigned vece,
2452                             TCGReg rd, int64_t v64)
2453{
2454    int q = type - TCG_TYPE_V64;
2455    int cmode, imm8, i;
2456
2457    /* Test all bytes equal first.  */
2458    if (vece == MO_8) {
2459        tcg_out_vmovi(s, rd, q, 0, 0xe, v64);
2460        return;
2461    }
2462
2463    /*
2464     * Test all bytes 0x00 or 0xff second.  This can match cases that
2465     * might otherwise take 2 or 3 insns for MO_16 or MO_32 below.
2466     */
2467    for (i = imm8 = 0; i < 8; i++) {
2468        uint8_t byte = v64 >> (i * 8);
2469        if (byte == 0xff) {
2470            imm8 |= 1 << i;
2471        } else if (byte != 0) {
2472            goto fail_bytes;
2473        }
2474    }
2475    tcg_out_vmovi(s, rd, q, 1, 0xe, imm8);
2476    return;
2477 fail_bytes:
2478
2479    /*
2480     * Tests for various replications.  For each element width, if we
2481     * cannot find an expansion there's no point checking a larger
2482     * width because we already know by replication it cannot match.
2483     */
2484    if (vece == MO_16) {
2485        uint16_t v16 = v64;
2486
2487        if (is_shimm16(v16, &cmode, &imm8)) {
2488            tcg_out_vmovi(s, rd, q, 0, cmode, imm8);
2489            return;
2490        }
2491        if (is_shimm16(~v16, &cmode, &imm8)) {
2492            tcg_out_vmovi(s, rd, q, 1, cmode, imm8);
2493            return;
2494        }
2495
2496        /*
2497         * Otherwise, all remaining constants can be loaded in two insns:
2498         * rd = v16 & 0xff, rd |= v16 & 0xff00.
2499         */
2500        tcg_out_vmovi(s, rd, q, 0, 0x8, v16 & 0xff);
2501        tcg_out_vmovi(s, rd, q, 0, 0xb, v16 >> 8);   /* VORRI */
2502        return;
2503    }
2504
2505    if (vece == MO_32) {
2506        uint32_t v32 = v64;
2507
2508        if (is_shimm32(v32, &cmode, &imm8) ||
2509            is_soimm32(v32, &cmode, &imm8)) {
2510            tcg_out_vmovi(s, rd, q, 0, cmode, imm8);
2511            return;
2512        }
2513        if (is_shimm32(~v32, &cmode, &imm8) ||
2514            is_soimm32(~v32, &cmode, &imm8)) {
2515            tcg_out_vmovi(s, rd, q, 1, cmode, imm8);
2516            return;
2517        }
2518
2519        /*
2520         * Restrict the set of constants to those we can load with
2521         * two instructions.  Others we load from the pool.
2522         */
2523        i = is_shimm32_pair(v32, &cmode, &imm8);
2524        if (i) {
2525            tcg_out_vmovi(s, rd, q, 0, cmode, imm8);
2526            tcg_out_vmovi(s, rd, q, 0, i | 1, extract32(v32, i * 4, 8));
2527            return;
2528        }
2529        i = is_shimm32_pair(~v32, &cmode, &imm8);
2530        if (i) {
2531            tcg_out_vmovi(s, rd, q, 1, cmode, imm8);
2532            tcg_out_vmovi(s, rd, q, 1, i | 1, extract32(~v32, i * 4, 8));
2533            return;
2534        }
2535    }
2536
2537    /*
2538     * As a last resort, load from the constant pool.
2539     */
2540    if (!q || vece == MO_64) {
2541        new_pool_l2(s, R_ARM_PC11, s->code_ptr, 0, v64, v64 >> 32);
2542        /* VLDR Dd, [pc + offset] */
2543        tcg_out32(s, INSN_VLDR_D | encode_vd(rd) | (0xf << 16));
2544        if (q) {
2545            tcg_out_dup2_vec(s, rd, rd, rd);
2546        }
2547    } else {
2548        new_pool_label(s, (uint32_t)v64, R_ARM_PC8, s->code_ptr, 0);
2549        /* add tmp, pc, offset */
2550        tcg_out_dat_imm(s, COND_AL, ARITH_ADD, TCG_REG_TMP, TCG_REG_PC, 0);
2551        tcg_out_dupm_vec(s, type, MO_32, rd, TCG_REG_TMP, 0);
2552    }
2553}
2554
2555static const ARMInsn vec_cmp_insn[16] = {
2556    [TCG_COND_EQ] = INSN_VCEQ,
2557    [TCG_COND_GT] = INSN_VCGT,
2558    [TCG_COND_GE] = INSN_VCGE,
2559    [TCG_COND_GTU] = INSN_VCGT_U,
2560    [TCG_COND_GEU] = INSN_VCGE_U,
2561};
2562
2563static const ARMInsn vec_cmp0_insn[16] = {
2564    [TCG_COND_EQ] = INSN_VCEQ0,
2565    [TCG_COND_GT] = INSN_VCGT0,
2566    [TCG_COND_GE] = INSN_VCGE0,
2567    [TCG_COND_LT] = INSN_VCLT0,
2568    [TCG_COND_LE] = INSN_VCLE0,
2569};
2570
2571static void tcg_out_vec_op(TCGContext *s, TCGOpcode opc,
2572                           unsigned vecl, unsigned vece,
2573                           const TCGArg args[TCG_MAX_OP_ARGS],
2574                           const int const_args[TCG_MAX_OP_ARGS])
2575{
2576    TCGType type = vecl + TCG_TYPE_V64;
2577    unsigned q = vecl;
2578    TCGArg a0, a1, a2, a3;
2579    int cmode, imm8;
2580
2581    a0 = args[0];
2582    a1 = args[1];
2583    a2 = args[2];
2584
2585    switch (opc) {
2586    case INDEX_op_ld_vec:
2587        tcg_out_ld(s, type, a0, a1, a2);
2588        return;
2589    case INDEX_op_st_vec:
2590        tcg_out_st(s, type, a0, a1, a2);
2591        return;
2592    case INDEX_op_dupm_vec:
2593        tcg_out_dupm_vec(s, type, vece, a0, a1, a2);
2594        return;
2595    case INDEX_op_dup2_vec:
2596        tcg_out_dup2_vec(s, a0, a1, a2);
2597        return;
2598    case INDEX_op_abs_vec:
2599        tcg_out_vreg2(s, INSN_VABS, q, vece, a0, a1);
2600        return;
2601    case INDEX_op_neg_vec:
2602        tcg_out_vreg2(s, INSN_VNEG, q, vece, a0, a1);
2603        return;
2604    case INDEX_op_not_vec:
2605        tcg_out_vreg2(s, INSN_VMVN, q, 0, a0, a1);
2606        return;
2607    case INDEX_op_add_vec:
2608        tcg_out_vreg3(s, INSN_VADD, q, vece, a0, a1, a2);
2609        return;
2610    case INDEX_op_mul_vec:
2611        tcg_out_vreg3(s, INSN_VMUL, q, vece, a0, a1, a2);
2612        return;
2613    case INDEX_op_smax_vec:
2614        tcg_out_vreg3(s, INSN_VMAX, q, vece, a0, a1, a2);
2615        return;
2616    case INDEX_op_smin_vec:
2617        tcg_out_vreg3(s, INSN_VMIN, q, vece, a0, a1, a2);
2618        return;
2619    case INDEX_op_sub_vec:
2620        tcg_out_vreg3(s, INSN_VSUB, q, vece, a0, a1, a2);
2621        return;
2622    case INDEX_op_ssadd_vec:
2623        tcg_out_vreg3(s, INSN_VQADD, q, vece, a0, a1, a2);
2624        return;
2625    case INDEX_op_sssub_vec:
2626        tcg_out_vreg3(s, INSN_VQSUB, q, vece, a0, a1, a2);
2627        return;
2628    case INDEX_op_umax_vec:
2629        tcg_out_vreg3(s, INSN_VMAX_U, q, vece, a0, a1, a2);
2630        return;
2631    case INDEX_op_umin_vec:
2632        tcg_out_vreg3(s, INSN_VMIN_U, q, vece, a0, a1, a2);
2633        return;
2634    case INDEX_op_usadd_vec:
2635        tcg_out_vreg3(s, INSN_VQADD_U, q, vece, a0, a1, a2);
2636        return;
2637    case INDEX_op_ussub_vec:
2638        tcg_out_vreg3(s, INSN_VQSUB_U, q, vece, a0, a1, a2);
2639        return;
2640    case INDEX_op_xor_vec:
2641        tcg_out_vreg3(s, INSN_VEOR, q, 0, a0, a1, a2);
2642        return;
2643    case INDEX_op_arm_sshl_vec:
2644        /*
2645         * Note that Vm is the data and Vn is the shift count,
2646         * therefore the arguments appear reversed.
2647         */
2648        tcg_out_vreg3(s, INSN_VSHL_S, q, vece, a0, a2, a1);
2649        return;
2650    case INDEX_op_arm_ushl_vec:
2651        /* See above. */
2652        tcg_out_vreg3(s, INSN_VSHL_U, q, vece, a0, a2, a1);
2653        return;
2654    case INDEX_op_shli_vec:
2655        tcg_out_vshifti(s, INSN_VSHLI, q, a0, a1, a2 + (8 << vece));
2656        return;
2657    case INDEX_op_shri_vec:
2658        tcg_out_vshifti(s, INSN_VSHRI, q, a0, a1, (16 << vece) - a2);
2659        return;
2660    case INDEX_op_sari_vec:
2661        tcg_out_vshifti(s, INSN_VSARI, q, a0, a1, (16 << vece) - a2);
2662        return;
2663    case INDEX_op_arm_sli_vec:
2664        tcg_out_vshifti(s, INSN_VSLI, q, a0, a2, args[3] + (8 << vece));
2665        return;
2666
2667    case INDEX_op_andc_vec:
2668        if (!const_args[2]) {
2669            tcg_out_vreg3(s, INSN_VBIC, q, 0, a0, a1, a2);
2670            return;
2671        }
2672        a2 = ~a2;
2673        /* fall through */
2674    case INDEX_op_and_vec:
2675        if (const_args[2]) {
2676            is_shimm1632(~a2, &cmode, &imm8);
2677            if (a0 == a1) {
2678                tcg_out_vmovi(s, a0, q, 1, cmode | 1, imm8); /* VBICI */
2679                return;
2680            }
2681            tcg_out_vmovi(s, a0, q, 1, cmode, imm8); /* VMVNI */
2682            a2 = a0;
2683        }
2684        tcg_out_vreg3(s, INSN_VAND, q, 0, a0, a1, a2);
2685        return;
2686
2687    case INDEX_op_orc_vec:
2688        if (!const_args[2]) {
2689            tcg_out_vreg3(s, INSN_VORN, q, 0, a0, a1, a2);
2690            return;
2691        }
2692        a2 = ~a2;
2693        /* fall through */
2694    case INDEX_op_or_vec:
2695        if (const_args[2]) {
2696            is_shimm1632(a2, &cmode, &imm8);
2697            if (a0 == a1) {
2698                tcg_out_vmovi(s, a0, q, 0, cmode | 1, imm8); /* VORRI */
2699                return;
2700            }
2701            tcg_out_vmovi(s, a0, q, 0, cmode, imm8); /* VMOVI */
2702            a2 = a0;
2703        }
2704        tcg_out_vreg3(s, INSN_VORR, q, 0, a0, a1, a2);
2705        return;
2706
2707    case INDEX_op_cmp_vec:
2708        {
2709            TCGCond cond = args[3];
2710
2711            if (cond == TCG_COND_NE) {
2712                if (const_args[2]) {
2713                    tcg_out_vreg3(s, INSN_VTST, q, vece, a0, a1, a1);
2714                } else {
2715                    tcg_out_vreg3(s, INSN_VCEQ, q, vece, a0, a1, a2);
2716                    tcg_out_vreg2(s, INSN_VMVN, q, 0, a0, a0);
2717                }
2718            } else {
2719                ARMInsn insn;
2720
2721                if (const_args[2]) {
2722                    insn = vec_cmp0_insn[cond];
2723                    if (insn) {
2724                        tcg_out_vreg2(s, insn, q, vece, a0, a1);
2725                        return;
2726                    }
2727                    tcg_out_dupi_vec(s, type, MO_8, TCG_VEC_TMP, 0);
2728                    a2 = TCG_VEC_TMP;
2729                }
2730                insn = vec_cmp_insn[cond];
2731                if (insn == 0) {
2732                    TCGArg t;
2733                    t = a1, a1 = a2, a2 = t;
2734                    cond = tcg_swap_cond(cond);
2735                    insn = vec_cmp_insn[cond];
2736                    tcg_debug_assert(insn != 0);
2737                }
2738                tcg_out_vreg3(s, insn, q, vece, a0, a1, a2);
2739            }
2740        }
2741        return;
2742
2743    case INDEX_op_bitsel_vec:
2744        a3 = args[3];
2745        if (a0 == a3) {
2746            tcg_out_vreg3(s, INSN_VBIT, q, 0, a0, a2, a1);
2747        } else if (a0 == a2) {
2748            tcg_out_vreg3(s, INSN_VBIF, q, 0, a0, a3, a1);
2749        } else {
2750            tcg_out_mov(s, type, a0, a1);
2751            tcg_out_vreg3(s, INSN_VBSL, q, 0, a0, a2, a3);
2752        }
2753        return;
2754
2755    case INDEX_op_mov_vec:  /* Always emitted via tcg_out_mov.  */
2756    case INDEX_op_dup_vec:  /* Always emitted via tcg_out_dup_vec.  */
2757    default:
2758        g_assert_not_reached();
2759    }
2760}
2761
2762int tcg_can_emit_vec_op(TCGOpcode opc, TCGType type, unsigned vece)
2763{
2764    switch (opc) {
2765    case INDEX_op_add_vec:
2766    case INDEX_op_sub_vec:
2767    case INDEX_op_and_vec:
2768    case INDEX_op_andc_vec:
2769    case INDEX_op_or_vec:
2770    case INDEX_op_orc_vec:
2771    case INDEX_op_xor_vec:
2772    case INDEX_op_not_vec:
2773    case INDEX_op_shli_vec:
2774    case INDEX_op_shri_vec:
2775    case INDEX_op_sari_vec:
2776    case INDEX_op_ssadd_vec:
2777    case INDEX_op_sssub_vec:
2778    case INDEX_op_usadd_vec:
2779    case INDEX_op_ussub_vec:
2780    case INDEX_op_bitsel_vec:
2781        return 1;
2782    case INDEX_op_abs_vec:
2783    case INDEX_op_cmp_vec:
2784    case INDEX_op_mul_vec:
2785    case INDEX_op_neg_vec:
2786    case INDEX_op_smax_vec:
2787    case INDEX_op_smin_vec:
2788    case INDEX_op_umax_vec:
2789    case INDEX_op_umin_vec:
2790        return vece < MO_64;
2791    case INDEX_op_shlv_vec:
2792    case INDEX_op_shrv_vec:
2793    case INDEX_op_sarv_vec:
2794    case INDEX_op_rotli_vec:
2795    case INDEX_op_rotlv_vec:
2796    case INDEX_op_rotrv_vec:
2797        return -1;
2798    default:
2799        return 0;
2800    }
2801}
2802
2803void tcg_expand_vec_op(TCGOpcode opc, TCGType type, unsigned vece,
2804                       TCGArg a0, ...)
2805{
2806    va_list va;
2807    TCGv_vec v0, v1, v2, t1, t2, c1;
2808    TCGArg a2;
2809
2810    va_start(va, a0);
2811    v0 = temp_tcgv_vec(arg_temp(a0));
2812    v1 = temp_tcgv_vec(arg_temp(va_arg(va, TCGArg)));
2813    a2 = va_arg(va, TCGArg);
2814    va_end(va);
2815
2816    switch (opc) {
2817    case INDEX_op_shlv_vec:
2818        /*
2819         * Merely propagate shlv_vec to arm_ushl_vec.
2820         * In this way we don't set TCG_TARGET_HAS_shv_vec
2821         * because everything is done via expansion.
2822         */
2823        v2 = temp_tcgv_vec(arg_temp(a2));
2824        vec_gen_3(INDEX_op_arm_ushl_vec, type, vece, tcgv_vec_arg(v0),
2825                  tcgv_vec_arg(v1), tcgv_vec_arg(v2));
2826        break;
2827
2828    case INDEX_op_shrv_vec:
2829    case INDEX_op_sarv_vec:
2830        /* Right shifts are negative left shifts for NEON.  */
2831        v2 = temp_tcgv_vec(arg_temp(a2));
2832        t1 = tcg_temp_new_vec(type);
2833        tcg_gen_neg_vec(vece, t1, v2);
2834        if (opc == INDEX_op_shrv_vec) {
2835            opc = INDEX_op_arm_ushl_vec;
2836        } else {
2837            opc = INDEX_op_arm_sshl_vec;
2838        }
2839        vec_gen_3(opc, type, vece, tcgv_vec_arg(v0),
2840                  tcgv_vec_arg(v1), tcgv_vec_arg(t1));
2841        tcg_temp_free_vec(t1);
2842        break;
2843
2844    case INDEX_op_rotli_vec:
2845        t1 = tcg_temp_new_vec(type);
2846        tcg_gen_shri_vec(vece, t1, v1, -a2 & ((8 << vece) - 1));
2847        vec_gen_4(INDEX_op_arm_sli_vec, type, vece,
2848                  tcgv_vec_arg(v0), tcgv_vec_arg(t1), tcgv_vec_arg(v1), a2);
2849        tcg_temp_free_vec(t1);
2850        break;
2851
2852    case INDEX_op_rotlv_vec:
2853        v2 = temp_tcgv_vec(arg_temp(a2));
2854        t1 = tcg_temp_new_vec(type);
2855        c1 = tcg_constant_vec(type, vece, 8 << vece);
2856        tcg_gen_sub_vec(vece, t1, v2, c1);
2857        /* Right shifts are negative left shifts for NEON.  */
2858        vec_gen_3(INDEX_op_arm_ushl_vec, type, vece, tcgv_vec_arg(t1),
2859                  tcgv_vec_arg(v1), tcgv_vec_arg(t1));
2860        vec_gen_3(INDEX_op_arm_ushl_vec, type, vece, tcgv_vec_arg(v0),
2861                  tcgv_vec_arg(v1), tcgv_vec_arg(v2));
2862        tcg_gen_or_vec(vece, v0, v0, t1);
2863        tcg_temp_free_vec(t1);
2864        break;
2865
2866    case INDEX_op_rotrv_vec:
2867        v2 = temp_tcgv_vec(arg_temp(a2));
2868        t1 = tcg_temp_new_vec(type);
2869        t2 = tcg_temp_new_vec(type);
2870        c1 = tcg_constant_vec(type, vece, 8 << vece);
2871        tcg_gen_neg_vec(vece, t1, v2);
2872        tcg_gen_sub_vec(vece, t2, c1, v2);
2873        /* Right shifts are negative left shifts for NEON.  */
2874        vec_gen_3(INDEX_op_arm_ushl_vec, type, vece, tcgv_vec_arg(t1),
2875                  tcgv_vec_arg(v1), tcgv_vec_arg(t1));
2876        vec_gen_3(INDEX_op_arm_ushl_vec, type, vece, tcgv_vec_arg(t2),
2877                  tcgv_vec_arg(v1), tcgv_vec_arg(t2));
2878        tcg_gen_or_vec(vece, v0, t1, t2);
2879        tcg_temp_free_vec(t1);
2880        tcg_temp_free_vec(t2);
2881        break;
2882
2883    default:
2884        g_assert_not_reached();
2885    }
2886}
2887
2888static void tcg_out_nop_fill(tcg_insn_unit *p, int count)
2889{
2890    int i;
2891    for (i = 0; i < count; ++i) {
2892        p[i] = INSN_NOP;
2893    }
2894}
2895
2896/* Compute frame size via macros, to share between tcg_target_qemu_prologue
2897   and tcg_register_jit.  */
2898
2899#define PUSH_SIZE  ((11 - 4 + 1 + 1) * sizeof(tcg_target_long))
2900
2901#define FRAME_SIZE \
2902    ((PUSH_SIZE \
2903      + TCG_STATIC_CALL_ARGS_SIZE \
2904      + CPU_TEMP_BUF_NLONGS * sizeof(long) \
2905      + TCG_TARGET_STACK_ALIGN - 1) \
2906     & -TCG_TARGET_STACK_ALIGN)
2907
2908#define STACK_ADDEND  (FRAME_SIZE - PUSH_SIZE)
2909
2910static void tcg_target_qemu_prologue(TCGContext *s)
2911{
2912    /* Calling convention requires us to save r4-r11 and lr.  */
2913    /* stmdb sp!, { r4 - r11, lr } */
2914    tcg_out_ldstm(s, COND_AL, INSN_STMDB, TCG_REG_CALL_STACK,
2915                  (1 << TCG_REG_R4) | (1 << TCG_REG_R5) | (1 << TCG_REG_R6) |
2916                  (1 << TCG_REG_R7) | (1 << TCG_REG_R8) | (1 << TCG_REG_R9) |
2917                  (1 << TCG_REG_R10) | (1 << TCG_REG_R11) | (1 << TCG_REG_R14));
2918
2919    /* Reserve callee argument and tcg temp space.  */
2920    tcg_out_dat_rI(s, COND_AL, ARITH_SUB, TCG_REG_CALL_STACK,
2921                   TCG_REG_CALL_STACK, STACK_ADDEND, 1);
2922    tcg_set_frame(s, TCG_REG_CALL_STACK, TCG_STATIC_CALL_ARGS_SIZE,
2923                  CPU_TEMP_BUF_NLONGS * sizeof(long));
2924
2925    tcg_out_mov(s, TCG_TYPE_PTR, TCG_AREG0, tcg_target_call_iarg_regs[0]);
2926
2927    if (!tcg_use_softmmu && guest_base) {
2928        tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_GUEST_BASE, guest_base);
2929        tcg_regset_set_reg(s->reserved_regs, TCG_REG_GUEST_BASE);
2930    }
2931
2932    tcg_out_b_reg(s, COND_AL, tcg_target_call_iarg_regs[1]);
2933
2934    /*
2935     * Return path for goto_ptr. Set return value to 0, a-la exit_tb,
2936     * and fall through to the rest of the epilogue.
2937     */
2938    tcg_code_gen_epilogue = tcg_splitwx_to_rx(s->code_ptr);
2939    tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_R0, 0);
2940    tcg_out_epilogue(s);
2941}
2942
2943static void tcg_out_epilogue(TCGContext *s)
2944{
2945    /* Release local stack frame.  */
2946    tcg_out_dat_rI(s, COND_AL, ARITH_ADD, TCG_REG_CALL_STACK,
2947                   TCG_REG_CALL_STACK, STACK_ADDEND, 1);
2948
2949    /* ldmia sp!, { r4 - r11, pc } */
2950    tcg_out_ldstm(s, COND_AL, INSN_LDMIA, TCG_REG_CALL_STACK,
2951                  (1 << TCG_REG_R4) | (1 << TCG_REG_R5) | (1 << TCG_REG_R6) |
2952                  (1 << TCG_REG_R7) | (1 << TCG_REG_R8) | (1 << TCG_REG_R9) |
2953                  (1 << TCG_REG_R10) | (1 << TCG_REG_R11) | (1 << TCG_REG_PC));
2954}
2955
2956static void tcg_out_tb_start(TCGContext *s)
2957{
2958    /* nothing to do */
2959}
2960
2961typedef struct {
2962    DebugFrameHeader h;
2963    uint8_t fde_def_cfa[4];
2964    uint8_t fde_reg_ofs[18];
2965} DebugFrame;
2966
2967#define ELF_HOST_MACHINE EM_ARM
2968
2969/* We're expecting a 2 byte uleb128 encoded value.  */
2970QEMU_BUILD_BUG_ON(FRAME_SIZE >= (1 << 14));
2971
2972static const DebugFrame debug_frame = {
2973    .h.cie.len = sizeof(DebugFrameCIE)-4, /* length after .len member */
2974    .h.cie.id = -1,
2975    .h.cie.version = 1,
2976    .h.cie.code_align = 1,
2977    .h.cie.data_align = 0x7c,             /* sleb128 -4 */
2978    .h.cie.return_column = 14,
2979
2980    /* Total FDE size does not include the "len" member.  */
2981    .h.fde.len = sizeof(DebugFrame) - offsetof(DebugFrame, h.fde.cie_offset),
2982
2983    .fde_def_cfa = {
2984        12, 13,                         /* DW_CFA_def_cfa sp, ... */
2985        (FRAME_SIZE & 0x7f) | 0x80,     /* ... uleb128 FRAME_SIZE */
2986        (FRAME_SIZE >> 7)
2987    },
2988    .fde_reg_ofs = {
2989        /* The following must match the stmdb in the prologue.  */
2990        0x8e, 1,                        /* DW_CFA_offset, lr, -4 */
2991        0x8b, 2,                        /* DW_CFA_offset, r11, -8 */
2992        0x8a, 3,                        /* DW_CFA_offset, r10, -12 */
2993        0x89, 4,                        /* DW_CFA_offset, r9, -16 */
2994        0x88, 5,                        /* DW_CFA_offset, r8, -20 */
2995        0x87, 6,                        /* DW_CFA_offset, r7, -24 */
2996        0x86, 7,                        /* DW_CFA_offset, r6, -28 */
2997        0x85, 8,                        /* DW_CFA_offset, r5, -32 */
2998        0x84, 9,                        /* DW_CFA_offset, r4, -36 */
2999    }
3000};
3001
3002void tcg_register_jit(const void *buf, size_t buf_size)
3003{
3004    tcg_register_jit_int(buf, buf_size, &debug_frame, sizeof(debug_frame));
3005}
3006