xref: /qemu/tcg/riscv/tcg-target.h (revision 2bfb10df)
1 /*
2  * Tiny Code Generator for QEMU
3  *
4  * Copyright (c) 2018 SiFive, Inc
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a copy
7  * of this software and associated documentation files (the "Software"), to deal
8  * in the Software without restriction, including without limitation the rights
9  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10  * copies of the Software, and to permit persons to whom the Software is
11  * furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22  * THE SOFTWARE.
23  */
24 
25 #ifndef RISCV_TCG_TARGET_H
26 #define RISCV_TCG_TARGET_H
27 
28 /*
29  * We don't support oversize guests.
30  * Since we will only build tcg once, this in turn requires a 64-bit host.
31  */
32 #if __riscv_xlen != 64
33 #error "unsupported code generation mode"
34 #endif
35 #define TCG_TARGET_REG_BITS 64
36 
37 #define TCG_TARGET_INSN_UNIT_SIZE 4
38 #define TCG_TARGET_TLB_DISPLACEMENT_BITS 20
39 #define TCG_TARGET_NB_REGS 32
40 #define MAX_CODE_GEN_BUFFER_SIZE  ((size_t)-1)
41 
42 typedef enum {
43     TCG_REG_ZERO,
44     TCG_REG_RA,
45     TCG_REG_SP,
46     TCG_REG_GP,
47     TCG_REG_TP,
48     TCG_REG_T0,
49     TCG_REG_T1,
50     TCG_REG_T2,
51     TCG_REG_S0,
52     TCG_REG_S1,
53     TCG_REG_A0,
54     TCG_REG_A1,
55     TCG_REG_A2,
56     TCG_REG_A3,
57     TCG_REG_A4,
58     TCG_REG_A5,
59     TCG_REG_A6,
60     TCG_REG_A7,
61     TCG_REG_S2,
62     TCG_REG_S3,
63     TCG_REG_S4,
64     TCG_REG_S5,
65     TCG_REG_S6,
66     TCG_REG_S7,
67     TCG_REG_S8,
68     TCG_REG_S9,
69     TCG_REG_S10,
70     TCG_REG_S11,
71     TCG_REG_T3,
72     TCG_REG_T4,
73     TCG_REG_T5,
74     TCG_REG_T6,
75 
76     /* aliases */
77     TCG_AREG0          = TCG_REG_S0,
78     TCG_GUEST_BASE_REG = TCG_REG_S1,
79     TCG_REG_TMP0       = TCG_REG_T6,
80     TCG_REG_TMP1       = TCG_REG_T5,
81     TCG_REG_TMP2       = TCG_REG_T4,
82 } TCGReg;
83 
84 /* used for function call generation */
85 #define TCG_REG_CALL_STACK              TCG_REG_SP
86 #define TCG_TARGET_STACK_ALIGN          16
87 #define TCG_TARGET_CALL_STACK_OFFSET    0
88 #define TCG_TARGET_CALL_ARG_I32         TCG_CALL_ARG_NORMAL
89 #define TCG_TARGET_CALL_ARG_I64         TCG_CALL_ARG_NORMAL
90 #define TCG_TARGET_CALL_ARG_I128        TCG_CALL_ARG_NORMAL
91 #define TCG_TARGET_CALL_RET_I128        TCG_CALL_RET_NORMAL
92 
93 #if defined(__riscv_arch_test) && defined(__riscv_zbb)
94 # define have_zbb true
95 #else
96 extern bool have_zbb;
97 #endif
98 
99 /* optional instructions */
100 #define TCG_TARGET_HAS_movcond_i32      1
101 #define TCG_TARGET_HAS_div_i32          1
102 #define TCG_TARGET_HAS_rem_i32          1
103 #define TCG_TARGET_HAS_div2_i32         0
104 #define TCG_TARGET_HAS_rot_i32          have_zbb
105 #define TCG_TARGET_HAS_deposit_i32      0
106 #define TCG_TARGET_HAS_extract_i32      0
107 #define TCG_TARGET_HAS_sextract_i32     0
108 #define TCG_TARGET_HAS_extract2_i32     0
109 #define TCG_TARGET_HAS_add2_i32         1
110 #define TCG_TARGET_HAS_sub2_i32         1
111 #define TCG_TARGET_HAS_mulu2_i32        0
112 #define TCG_TARGET_HAS_muls2_i32        0
113 #define TCG_TARGET_HAS_muluh_i32        0
114 #define TCG_TARGET_HAS_mulsh_i32        0
115 #define TCG_TARGET_HAS_ext8s_i32        1
116 #define TCG_TARGET_HAS_ext16s_i32       1
117 #define TCG_TARGET_HAS_ext8u_i32        1
118 #define TCG_TARGET_HAS_ext16u_i32       1
119 #define TCG_TARGET_HAS_bswap16_i32      have_zbb
120 #define TCG_TARGET_HAS_bswap32_i32      have_zbb
121 #define TCG_TARGET_HAS_not_i32          1
122 #define TCG_TARGET_HAS_neg_i32          1
123 #define TCG_TARGET_HAS_andc_i32         have_zbb
124 #define TCG_TARGET_HAS_orc_i32          have_zbb
125 #define TCG_TARGET_HAS_eqv_i32          have_zbb
126 #define TCG_TARGET_HAS_nand_i32         0
127 #define TCG_TARGET_HAS_nor_i32          0
128 #define TCG_TARGET_HAS_clz_i32          have_zbb
129 #define TCG_TARGET_HAS_ctz_i32          have_zbb
130 #define TCG_TARGET_HAS_ctpop_i32        have_zbb
131 #define TCG_TARGET_HAS_brcond2          1
132 #define TCG_TARGET_HAS_setcond2         1
133 #define TCG_TARGET_HAS_qemu_st8_i32     0
134 
135 #define TCG_TARGET_HAS_movcond_i64      1
136 #define TCG_TARGET_HAS_div_i64          1
137 #define TCG_TARGET_HAS_rem_i64          1
138 #define TCG_TARGET_HAS_div2_i64         0
139 #define TCG_TARGET_HAS_rot_i64          have_zbb
140 #define TCG_TARGET_HAS_deposit_i64      0
141 #define TCG_TARGET_HAS_extract_i64      0
142 #define TCG_TARGET_HAS_sextract_i64     0
143 #define TCG_TARGET_HAS_extract2_i64     0
144 #define TCG_TARGET_HAS_extrl_i64_i32    1
145 #define TCG_TARGET_HAS_extrh_i64_i32    1
146 #define TCG_TARGET_HAS_ext8s_i64        1
147 #define TCG_TARGET_HAS_ext16s_i64       1
148 #define TCG_TARGET_HAS_ext32s_i64       1
149 #define TCG_TARGET_HAS_ext8u_i64        1
150 #define TCG_TARGET_HAS_ext16u_i64       1
151 #define TCG_TARGET_HAS_ext32u_i64       1
152 #define TCG_TARGET_HAS_bswap16_i64      have_zbb
153 #define TCG_TARGET_HAS_bswap32_i64      have_zbb
154 #define TCG_TARGET_HAS_bswap64_i64      have_zbb
155 #define TCG_TARGET_HAS_not_i64          1
156 #define TCG_TARGET_HAS_neg_i64          1
157 #define TCG_TARGET_HAS_andc_i64         have_zbb
158 #define TCG_TARGET_HAS_orc_i64          have_zbb
159 #define TCG_TARGET_HAS_eqv_i64          have_zbb
160 #define TCG_TARGET_HAS_nand_i64         0
161 #define TCG_TARGET_HAS_nor_i64          0
162 #define TCG_TARGET_HAS_clz_i64          have_zbb
163 #define TCG_TARGET_HAS_ctz_i64          have_zbb
164 #define TCG_TARGET_HAS_ctpop_i64        have_zbb
165 #define TCG_TARGET_HAS_add2_i64         1
166 #define TCG_TARGET_HAS_sub2_i64         1
167 #define TCG_TARGET_HAS_mulu2_i64        0
168 #define TCG_TARGET_HAS_muls2_i64        0
169 #define TCG_TARGET_HAS_muluh_i64        1
170 #define TCG_TARGET_HAS_mulsh_i64        1
171 
172 #define TCG_TARGET_HAS_qemu_ldst_i128   0
173 
174 #define TCG_TARGET_DEFAULT_MO (0)
175 
176 #define TCG_TARGET_NEED_LDST_LABELS
177 #define TCG_TARGET_NEED_POOL_LABELS
178 
179 #endif
180