Home
last modified time | relevance | path

Searched refs:MC_SEQ_RD_CTL_D1_LP (Results 1 – 11 of 11) sorted by relevance

/dragonfly/sys/dev/drm/radeon/
H A Dbtcd.h159 #define MC_SEQ_RD_CTL_D1_LP 0x2b20 macro
H A Dbtc_dpm.c1873 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2; in btc_check_s0_mc_reg_index()
2032 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in btc_initialize_mc_reg_table()
H A Dnid.h817 #define MC_SEQ_RD_CTL_D1_LP 0x2b20 macro
H A Dsid.h585 #define MC_SEQ_RD_CTL_D1_LP 0x2b20 macro
H A Dcikd.h710 #define MC_SEQ_RD_CTL_D1_LP 0x2b20 macro
H A Devergreend.h335 #define MC_SEQ_RD_CTL_D1_LP 0x2b20 macro
H A Dni_dpm.c2787 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2; in ni_check_s0_mc_reg_index()
2891 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in ni_initialize_mc_reg_table()
H A Dcypress_dpm.c991 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2; in cypress_set_mc_reg_address_table()
H A Dci_dpm.c4477 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2; in ci_check_s0_mc_reg_index()
4683 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in ci_initialize_mc_reg_table()
H A Dsi_dpm.c5445 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2; in si_check_s0_mc_reg_index()
5553 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in si_initialize_mc_reg_table()
/dragonfly/sys/dev/drm/amd/amdgpu/
H A Dsi_dpm.c5900 *out_reg = MC_SEQ_RD_CTL_D1_LP; in si_check_s0_mc_reg_index()
6008 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in si_initialize_mc_reg_table()