Home
last modified time | relevance | path

Searched refs:MoveReg (Results 1 – 5 of 5) sorted by relevance

/freebsd/contrib/llvm-project/llvm/include/llvm/MC/
H A DMCInstrDesc.h163 MoveReg, enumerator
285 bool isMoveReg() const { return Flags & (1ULL << MCID::MoveReg); } in isMoveReg()
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMFastISel.cpp394 Register MoveReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMoveToFPReg() local
396 TII.get(ARM::VMOVSR), MoveReg) in ARMMoveToFPReg()
398 return MoveReg; in ARMMoveToFPReg()
404 Register MoveReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMoveToIntReg() local
406 TII.get(ARM::VMOVRS), MoveReg) in ARMMoveToIntReg()
408 return MoveReg; in ARMMoveToIntReg()
995 Register MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32)); in ARMEmitLoad() local
997 TII.get(ARM::VMOVSR), MoveReg) in ARMEmitLoad()
999 ResultReg = MoveReg; in ARMEmitLoad()
1103 TII.get(ARM::VMOVRS), MoveReg) in ARMEmitStore()
[all …]
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/GISel/
H A DPPCInstructionSelector.cpp194 Register MoveReg = MRI.createVirtualRegister(&PPC::VSFRCRegClass); in selectIntToFP() local
197 BuildMI(MBB, I, DbgLoc, TII.get(PPC::MTVSRD), MoveReg).addReg(SrcReg); in selectIntToFP()
205 BuildMI(MBB, I, DbgLoc, TII.get(ConvOp), DstReg).addReg(MoveReg); in selectIntToFP()
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/
H A DPPCFrameLowering.cpp2532 unsigned MoveReg = PPC::R12; in restoreCRs() local
2536 addFrameReference(BuildMI(*MF, DL, TII.get(PPC::LWZ), MoveReg), in restoreCRs()
2542 .addReg(MoveReg, getKillRegState(!CR3Spilled && !CR4Spilled))); in restoreCRs()
2546 .addReg(MoveReg, getKillRegState(!CR4Spilled))); in restoreCRs()
2550 .addReg(MoveReg, getKillRegState(true))); in restoreCRs()
/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DMachineInstr.h997 return hasProperty(MCID::MoveReg, Type);