Home
last modified time | relevance | path

Searched refs:UVD_MPC_SET_MUXB0__VARB_4__SHIFT (Results 1 – 21 of 21) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_7_0_sh_mask.h620 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Duvd_3_1_sh_mask.h502 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
H A Duvd_4_2_sh_mask.h506 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
H A Duvd_4_0_sh_mask.h519 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x00000018 macro
H A Duvd_5_0_sh_mask.h538 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
H A Duvd_6_0_sh_mask.h540 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h1127 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_2_5_sh_mask.h2868 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_2_0_0_sh_mask.h2633 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_2_6_0_sh_mask.h2860 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_3_0_0_sh_mask.h3941 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_4_0_5_sh_mask.h4058 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_4_0_0_sh_mask.h4191 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
H A Dvcn_4_0_3_sh_mask.h4234 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v4_0_5.c933 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v4_0_5_start_dpg_mode()
1072 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v4_0_5_start()
H A Dvcn_v4_0_3.c832 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v4_0_3_start_dpg_mode()
1158 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v4_0_3_start()
H A Dvcn_v1_0.c881 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v1_0_start_spg_mode()
1064 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0xFFFFFFFF, 0); in vcn_v1_0_start_dpg_mode()
H A Dvcn_v2_0.c898 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v2_0_start_dpg_mode()
1031 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v2_0_start()
H A Dvcn_v4_0.c1018 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v4_0_start_dpg_mode()
1160 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v4_0_start()
H A Dvcn_v2_5.c927 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v2_5_start_dpg_mode()
1081 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v2_5_start()
H A Dvcn_v3_0.c1047 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v3_0_start_dpg_mode()
1211 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v3_0_start()