Home
last modified time | relevance | path

Searched refs:mmMC_VM_NB_MMIOLIMIT_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/openbsd/sys/dev/pci/drm/amd/include/asic_reg/mmhub/
H A Dmmhub_1_0_offset.h1893 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro
H A Dmmhub_9_1_offset.h1925 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro
H A Dmmhub_9_3_0_offset.h1913 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro
/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h1645 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro
H A Dgc_9_2_1_offset.h1602 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro
H A Dgc_9_1_offset.h1664 #define mmMC_VM_NB_MMIOLIMIT_BASE_IDX macro