Home
last modified time | relevance | path

Searched refs:mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/openbsd/sys/dev/pci/drm/amd/include/asic_reg/sdma0/
H A Dsdma0_4_1_offset.h303 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX macro
H A Dsdma0_4_0_offset.h391 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX 0 macro
H A Dsdma0_4_2_offset.h387 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX macro
H A Dsdma0_4_2_2_offset.h391 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX macro
/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_10_1_0_offset.h383 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX macro
H A Dgc_10_3_0_offset.h381 #define mmSDMA0_RLC0_RB_WPTR_HI_BASE_IDX macro