1 // Copyright 2013 Emilie Gillet.
2 //
3 // Author: Emilie Gillet (emilie.o.gillet@gmail.com)
4 //
5 // Permission is hereby granted, free of charge, to any person obtaining a copy
6 // of this software and associated documentation files (the "Software"), to deal
7 // in the Software without restriction, including without limitation the rights
8 // to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
9 // copies of the Software, and to permit persons to whom the Software is
10 // furnished to do so, subject to the following conditions:
11 //
12 // The above copyright notice and this permission notice shall be included in
13 // all copies or substantial portions of the Software.
14 //
15 // THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 // IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
18 // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 // OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
21 // THE SOFTWARE.
22 //
23 // See http://creativecommons.org/licenses/MIT/ for more information.
24 //
25 // -----------------------------------------------------------------------------
26 //
27 // System level initialization.
28 
29 #include "frames/drivers/system.h"
30 
31 #include <stm32f10x_conf.h>
32 
33 namespace frames {
34 
Init(uint32_t timer_period,bool application)35 void System::Init(uint32_t timer_period, bool application) {
36   SystemInit();
37   if (application) {
38     NVIC_SetVectorTable(NVIC_VectTab_FLASH, 0x4000);
39   }
40 
41   RCC_APB2PeriphClockCmd(
42       RCC_APB2Periph_GPIOA | RCC_APB2Periph_GPIOB |
43       RCC_APB2Periph_ADC1 |
44       RCC_APB2Periph_TIM1 |
45       RCC_APB2Periph_USART1, ENABLE);
46   RCC_APB1PeriphClockCmd(
47       RCC_APB1Periph_SPI2 |
48       RCC_APB1Periph_TIM3 | RCC_APB1Periph_TIM4, ENABLE);
49   RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
50 
51   RCC_ADCCLKConfig(RCC_PCLK2_Div8);  // 3 MHz DAC clock
52 
53   TIM_TimeBaseInitTypeDef timer_init;
54   timer_init.TIM_Period = timer_period;
55   timer_init.TIM_Prescaler = 0;
56   timer_init.TIM_ClockDivision = TIM_CKD_DIV1;
57   timer_init.TIM_CounterMode = TIM_CounterMode_Up;
58   timer_init.TIM_RepetitionCounter = 0;
59   TIM_InternalClockConfig(TIM1);
60   TIM_TimeBaseInit(TIM1, &timer_init);
61   TIM_Cmd(TIM1, ENABLE);
62 
63   NVIC_PriorityGroupConfig(NVIC_PriorityGroup_2);  // 2.2 priority split.
64 
65   // DAC interrupt is given highest priority
66   NVIC_InitTypeDef timer_interrupt;
67   timer_interrupt.NVIC_IRQChannel = TIM1_UP_IRQn;
68   timer_interrupt.NVIC_IRQChannelPreemptionPriority = 0;
69   timer_interrupt.NVIC_IRQChannelSubPriority = 0;
70   timer_interrupt.NVIC_IRQChannelCmd = ENABLE;
71   NVIC_Init(&timer_interrupt);
72 }
73 
StartTimers()74 void System::StartTimers() {
75   SysTick_Config(F_CPU / 1000);
76   TIM_ITConfig(TIM1, TIM_IT_Update, ENABLE);
77 }
78 
79 }  // namespace frames
80