1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef __DAL_HW_SHARED_H__
27 #define __DAL_HW_SHARED_H__
28 
29 #include "os_types.h"
30 #include "fixed31_32.h"
31 #include "dc_hw_types.h"
32 
33 /******************************************************************************
34  * Data types shared between different Virtual HW blocks
35  ******************************************************************************/
36 
37 #define MAX_AUDIOS 7
38 #define MAX_PIPES 6
39 #define MAX_DIG_LINK_ENCODERS 7
40 #define MAX_DWB_PIPES	1
41 
42 struct gamma_curve {
43 	uint32_t offset;
44 	uint32_t segments_num;
45 };
46 
47 struct curve_points {
48 	struct fixed31_32 x;
49 	struct fixed31_32 y;
50 	struct fixed31_32 offset;
51 	struct fixed31_32 slope;
52 
53 	uint32_t custom_float_x;
54 	uint32_t custom_float_y;
55 	uint32_t custom_float_offset;
56 	uint32_t custom_float_slope;
57 };
58 
59 struct curve_points3 {
60 	struct curve_points red;
61 	struct curve_points green;
62 	struct curve_points blue;
63 };
64 
65 struct pwl_result_data {
66 	struct fixed31_32 red;
67 	struct fixed31_32 green;
68 	struct fixed31_32 blue;
69 
70 	struct fixed31_32 delta_red;
71 	struct fixed31_32 delta_green;
72 	struct fixed31_32 delta_blue;
73 
74 	uint32_t red_reg;
75 	uint32_t green_reg;
76 	uint32_t blue_reg;
77 
78 	uint32_t delta_red_reg;
79 	uint32_t delta_green_reg;
80 	uint32_t delta_blue_reg;
81 };
82 
83 struct dc_rgb {
84 	uint32_t red;
85 	uint32_t green;
86 	uint32_t blue;
87 };
88 
89 struct tetrahedral_17x17x17 {
90 	struct dc_rgb lut0[1229];
91 	struct dc_rgb lut1[1228];
92 	struct dc_rgb lut2[1228];
93 	struct dc_rgb lut3[1228];
94 };
95 struct tetrahedral_9x9x9 {
96 	struct dc_rgb lut0[183];
97 	struct dc_rgb lut1[182];
98 	struct dc_rgb lut2[182];
99 	struct dc_rgb lut3[182];
100 };
101 
102 struct tetrahedral_params {
103 	union {
104 		struct tetrahedral_17x17x17 tetrahedral_17;
105 		struct tetrahedral_9x9x9 tetrahedral_9;
106 	};
107 	bool use_tetrahedral_9;
108 	bool use_12bits;
109 
110 };
111 
112 /* arr_curve_points - regamma regions/segments specification
113  * arr_points - beginning and end point specified separately (only one on DCE)
114  * corner_points - beginning and end point for all 3 colors (DCN)
115  * rgb_resulted - final curve
116  */
117 struct pwl_params {
118 	struct gamma_curve arr_curve_points[34];
119 	union {
120 		struct curve_points arr_points[2];
121 		struct curve_points3 corner_points[2];
122 	};
123 	struct pwl_result_data rgb_resulted[256 + 3];
124 	uint32_t hw_points_num;
125 };
126 
127 /* move to dpp
128  * while we are moving functionality out of opp to dpp to align
129  * HW programming to HW IP, we define these struct in hw_shared
130  * so we can still compile while refactoring
131  */
132 
133 enum lb_pixel_depth {
134 	/* do not change the values because it is used as bit vector */
135 	LB_PIXEL_DEPTH_18BPP = 1,
136 	LB_PIXEL_DEPTH_24BPP = 2,
137 	LB_PIXEL_DEPTH_30BPP = 4,
138 	LB_PIXEL_DEPTH_36BPP = 8
139 };
140 
141 enum graphics_csc_adjust_type {
142 	GRAPHICS_CSC_ADJUST_TYPE_BYPASS = 0,
143 	GRAPHICS_CSC_ADJUST_TYPE_HW, /* without adjustments */
144 	GRAPHICS_CSC_ADJUST_TYPE_SW  /*use adjustments */
145 };
146 
147 enum ipp_degamma_mode {
148 	IPP_DEGAMMA_MODE_BYPASS,
149 	IPP_DEGAMMA_MODE_HW_sRGB,
150 	IPP_DEGAMMA_MODE_HW_xvYCC,
151 	IPP_DEGAMMA_MODE_USER_PWL
152 };
153 
154 enum gamcor_mode {
155 	GAMCOR_MODE_BYPASS,
156 	GAMCOR_MODE_RESERVED_1,
157 	GAMCOR_MODE_USER_PWL,
158 	GAMCOR_MODE_RESERVED_3
159 };
160 
161 enum ipp_output_format {
162 	IPP_OUTPUT_FORMAT_12_BIT_FIX,
163 	IPP_OUTPUT_FORMAT_16_BIT_BYPASS,
164 	IPP_OUTPUT_FORMAT_FLOAT
165 };
166 
167 enum expansion_mode {
168 	EXPANSION_MODE_DYNAMIC,
169 	EXPANSION_MODE_ZERO
170 };
171 
172 struct default_adjustment {
173 	enum lb_pixel_depth lb_color_depth;
174 	enum dc_color_space out_color_space;
175 	enum dc_color_space in_color_space;
176 	enum dc_color_depth color_depth;
177 	enum pixel_format surface_pixel_format;
178 	enum graphics_csc_adjust_type csc_adjust_type;
179 	bool force_hw_default;
180 };
181 
182 
183 struct out_csc_color_matrix {
184 	enum dc_color_space color_space;
185 	uint16_t regval[12];
186 };
187 
188 enum gamut_remap_select {
189 	GAMUT_REMAP_BYPASS = 0,
190 	GAMUT_REMAP_COEFF,
191 	GAMUT_REMAP_COMA_COEFF,
192 	GAMUT_REMAP_COMB_COEFF
193 };
194 
195 enum opp_regamma {
196 	OPP_REGAMMA_BYPASS = 0,
197 	OPP_REGAMMA_SRGB,
198 	OPP_REGAMMA_XVYCC,
199 	OPP_REGAMMA_USER
200 };
201 
202 enum optc_dsc_mode {
203 	OPTC_DSC_DISABLED = 0,
204 	OPTC_DSC_ENABLED_444 = 1, /* 'RGB 444' or 'Simple YCbCr 4:2:2' (4:2:2 upsampled to 4:4:4) */
205 	OPTC_DSC_ENABLED_NATIVE_SUBSAMPLED = 2 /* Native 4:2:2 or 4:2:0 */
206 };
207 
208 struct dc_bias_and_scale {
209 	uint16_t scale_red;
210 	uint16_t bias_red;
211 	uint16_t scale_green;
212 	uint16_t bias_green;
213 	uint16_t scale_blue;
214 	uint16_t bias_blue;
215 };
216 
217 enum test_pattern_dyn_range {
218 	TEST_PATTERN_DYN_RANGE_VESA = 0,
219 	TEST_PATTERN_DYN_RANGE_CEA
220 };
221 
222 enum test_pattern_mode {
223 	TEST_PATTERN_MODE_COLORSQUARES_RGB = 0,
224 	TEST_PATTERN_MODE_COLORSQUARES_YCBCR601,
225 	TEST_PATTERN_MODE_COLORSQUARES_YCBCR709,
226 	TEST_PATTERN_MODE_VERTICALBARS,
227 	TEST_PATTERN_MODE_HORIZONTALBARS,
228 	TEST_PATTERN_MODE_SINGLERAMP_RGB,
229 	TEST_PATTERN_MODE_DUALRAMP_RGB,
230 	TEST_PATTERN_MODE_XR_BIAS_RGB
231 };
232 
233 enum test_pattern_color_format {
234 	TEST_PATTERN_COLOR_FORMAT_BPC_6 = 0,
235 	TEST_PATTERN_COLOR_FORMAT_BPC_8,
236 	TEST_PATTERN_COLOR_FORMAT_BPC_10,
237 	TEST_PATTERN_COLOR_FORMAT_BPC_12
238 };
239 
240 enum controller_dp_test_pattern {
241 	CONTROLLER_DP_TEST_PATTERN_D102 = 0,
242 	CONTROLLER_DP_TEST_PATTERN_SYMBOLERROR,
243 	CONTROLLER_DP_TEST_PATTERN_PRBS7,
244 	CONTROLLER_DP_TEST_PATTERN_COLORSQUARES,
245 	CONTROLLER_DP_TEST_PATTERN_VERTICALBARS,
246 	CONTROLLER_DP_TEST_PATTERN_HORIZONTALBARS,
247 	CONTROLLER_DP_TEST_PATTERN_COLORRAMP,
248 	CONTROLLER_DP_TEST_PATTERN_VIDEOMODE,
249 	CONTROLLER_DP_TEST_PATTERN_RESERVED_8,
250 	CONTROLLER_DP_TEST_PATTERN_RESERVED_9,
251 	CONTROLLER_DP_TEST_PATTERN_RESERVED_A,
252 	CONTROLLER_DP_TEST_PATTERN_COLORSQUARES_CEA,
253 	CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR
254 };
255 
256 enum controller_dp_color_space {
257 	CONTROLLER_DP_COLOR_SPACE_RGB,
258 	CONTROLLER_DP_COLOR_SPACE_YCBCR601,
259 	CONTROLLER_DP_COLOR_SPACE_YCBCR709,
260 	CONTROLLER_DP_COLOR_SPACE_UDEFINED
261 };
262 
263 enum dc_lut_mode {
264 	LUT_BYPASS,
265 	LUT_RAM_A,
266 	LUT_RAM_B
267 };
268 
269 /**
270  * speakersToChannels
271  *
272  * @brief
273  *  translate speakers to channels
274  *
275  *  FL  - Front Left
276  *  FR  - Front Right
277  *  RL  - Rear Left
278  *  RR  - Rear Right
279  *  RC  - Rear Center
280  *  FC  - Front Center
281  *  FLC - Front Left Center
282  *  FRC - Front Right Center
283  *  RLC - Rear Left Center
284  *  RRC - Rear Right Center
285  *  LFE - Low Freq Effect
286  *
287  *               FC
288  *          FLC      FRC
289  *    FL                    FR
290  *
291  *                    LFE
292  *              ()
293  *
294  *
295  *    RL                    RR
296  *          RLC      RRC
297  *               RC
298  *
299  *             ch  8   7   6   5   4   3   2   1
300  * 0b00000011      -   -   -   -   -   -   FR  FL
301  * 0b00000111      -   -   -   -   -   LFE FR  FL
302  * 0b00001011      -   -   -   -   FC  -   FR  FL
303  * 0b00001111      -   -   -   -   FC  LFE FR  FL
304  * 0b00010011      -   -   -   RC  -   -   FR  FL
305  * 0b00010111      -   -   -   RC  -   LFE FR  FL
306  * 0b00011011      -   -   -   RC  FC  -   FR  FL
307  * 0b00011111      -   -   -   RC  FC  LFE FR  FL
308  * 0b00110011      -   -   RR  RL  -   -   FR  FL
309  * 0b00110111      -   -   RR  RL  -   LFE FR  FL
310  * 0b00111011      -   -   RR  RL  FC  -   FR  FL
311  * 0b00111111      -   -   RR  RL  FC  LFE FR  FL
312  * 0b01110011      -   RC  RR  RL  -   -   FR  FL
313  * 0b01110111      -   RC  RR  RL  -   LFE FR  FL
314  * 0b01111011      -   RC  RR  RL  FC  -   FR  FL
315  * 0b01111111      -   RC  RR  RL  FC  LFE FR  FL
316  * 0b11110011      RRC RLC RR  RL  -   -   FR  FL
317  * 0b11110111      RRC RLC RR  RL  -   LFE FR  FL
318  * 0b11111011      RRC RLC RR  RL  FC  -   FR  FL
319  * 0b11111111      RRC RLC RR  RL  FC  LFE FR  FL
320  * 0b11000011      FRC FLC -   -   -   -   FR  FL
321  * 0b11000111      FRC FLC -   -   -   LFE FR  FL
322  * 0b11001011      FRC FLC -   -   FC  -   FR  FL
323  * 0b11001111      FRC FLC -   -   FC  LFE FR  FL
324  * 0b11010011      FRC FLC -   RC  -   -   FR  FL
325  * 0b11010111      FRC FLC -   RC  -   LFE FR  FL
326  * 0b11011011      FRC FLC -   RC  FC  -   FR  FL
327  * 0b11011111      FRC FLC -   RC  FC  LFE FR  FL
328  * 0b11110011      FRC FLC RR  RL  -   -   FR  FL
329  * 0b11110111      FRC FLC RR  RL  -   LFE FR  FL
330  * 0b11111011      FRC FLC RR  RL  FC  -   FR  FL
331  * 0b11111111      FRC FLC RR  RL  FC  LFE FR  FL
332  *
333  * @param
334  *  speakers - speaker information as it comes from CEA audio block
335  */
336 /* translate speakers to channels */
337 
338 union audio_cea_channels {
339 	uint8_t all;
340 	struct audio_cea_channels_bits {
341 		uint32_t FL:1;
342 		uint32_t FR:1;
343 		uint32_t LFE:1;
344 		uint32_t FC:1;
345 		uint32_t RL_RC:1;
346 		uint32_t RR:1;
347 		uint32_t RC_RLC_FLC:1;
348 		uint32_t RRC_FRC:1;
349 	} channels;
350 };
351 
352 #endif /* __DAL_HW_SHARED_H__ */
353