1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2 /* QLogic qed NIC Driver
3  * Copyright (c) 2015-2017  QLogic Corporation
4  * Copyright (c) 2019-2020 Marvell International Ltd.
5  */
6 
7 #include <linux/types.h>
8 #include <asm/byteorder.h>
9 #include <linux/bitops.h>
10 #include <linux/errno.h>
11 #include <linux/kernel.h>
12 #include <linux/string.h>
13 #include "qed.h"
14 #include <linux/qed/qed_chain.h>
15 #include "qed_cxt.h"
16 #include "qed_dcbx.h"
17 #include "qed_hsi.h"
18 #include "qed_hw.h"
19 #include "qed_int.h"
20 #include "qed_reg_addr.h"
21 #include "qed_sp.h"
22 #include "qed_sriov.h"
23 
qed_sp_destroy_request(struct qed_hwfn * p_hwfn,struct qed_spq_entry * p_ent)24 void qed_sp_destroy_request(struct qed_hwfn *p_hwfn,
25 			    struct qed_spq_entry *p_ent)
26 {
27 	/* qed_spq_get_entry() can either get an entry from the free_pool,
28 	 * or, if no entries are left, allocate a new entry and add it to
29 	 * the unlimited_pending list.
30 	 */
31 	if (p_ent->queue == &p_hwfn->p_spq->unlimited_pending)
32 		kfree(p_ent);
33 	else
34 		qed_spq_return_entry(p_hwfn, p_ent);
35 }
36 
qed_sp_init_request(struct qed_hwfn * p_hwfn,struct qed_spq_entry ** pp_ent,u8 cmd,u8 protocol,struct qed_sp_init_data * p_data)37 int qed_sp_init_request(struct qed_hwfn *p_hwfn,
38 			struct qed_spq_entry **pp_ent,
39 			u8 cmd, u8 protocol, struct qed_sp_init_data *p_data)
40 {
41 	u32 opaque_cid = p_data->opaque_fid << 16 | p_data->cid;
42 	struct qed_spq_entry *p_ent = NULL;
43 	int rc;
44 
45 	if (!pp_ent)
46 		return -ENOMEM;
47 
48 	rc = qed_spq_get_entry(p_hwfn, pp_ent);
49 
50 	if (rc)
51 		return rc;
52 
53 	p_ent = *pp_ent;
54 
55 	p_ent->elem.hdr.cid		= cpu_to_le32(opaque_cid);
56 	p_ent->elem.hdr.cmd_id		= cmd;
57 	p_ent->elem.hdr.protocol_id	= protocol;
58 
59 	p_ent->priority		= QED_SPQ_PRIORITY_NORMAL;
60 	p_ent->comp_mode	= p_data->comp_mode;
61 	p_ent->comp_done.done	= 0;
62 
63 	switch (p_ent->comp_mode) {
64 	case QED_SPQ_MODE_EBLOCK:
65 		p_ent->comp_cb.cookie = &p_ent->comp_done;
66 		break;
67 
68 	case QED_SPQ_MODE_BLOCK:
69 		if (!p_data->p_comp_data)
70 			goto err;
71 
72 		p_ent->comp_cb.cookie = p_data->p_comp_data->cookie;
73 		break;
74 
75 	case QED_SPQ_MODE_CB:
76 		if (!p_data->p_comp_data)
77 			p_ent->comp_cb.function = NULL;
78 		else
79 			p_ent->comp_cb = *p_data->p_comp_data;
80 		break;
81 
82 	default:
83 		DP_NOTICE(p_hwfn, "Unknown SPQE completion mode %d\n",
84 			  p_ent->comp_mode);
85 		goto err;
86 	}
87 
88 	DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
89 		   "Initialized: CID %08x cmd %02x protocol %02x data_addr %lu comp_mode [%s]\n",
90 		   opaque_cid, cmd, protocol,
91 		   (unsigned long)&p_ent->ramrod,
92 		   D_TRINE(p_ent->comp_mode, QED_SPQ_MODE_EBLOCK,
93 			   QED_SPQ_MODE_BLOCK, "MODE_EBLOCK", "MODE_BLOCK",
94 			   "MODE_CB"));
95 
96 	memset(&p_ent->ramrod, 0, sizeof(p_ent->ramrod));
97 
98 	return 0;
99 
100 err:
101 	qed_sp_destroy_request(p_hwfn, p_ent);
102 
103 	return -EINVAL;
104 }
105 
qed_tunn_clss_to_fw_clss(u8 type)106 static enum tunnel_clss qed_tunn_clss_to_fw_clss(u8 type)
107 {
108 	switch (type) {
109 	case QED_TUNN_CLSS_MAC_VLAN:
110 		return TUNNEL_CLSS_MAC_VLAN;
111 	case QED_TUNN_CLSS_MAC_VNI:
112 		return TUNNEL_CLSS_MAC_VNI;
113 	case QED_TUNN_CLSS_INNER_MAC_VLAN:
114 		return TUNNEL_CLSS_INNER_MAC_VLAN;
115 	case QED_TUNN_CLSS_INNER_MAC_VNI:
116 		return TUNNEL_CLSS_INNER_MAC_VNI;
117 	case QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE:
118 		return TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE;
119 	default:
120 		return TUNNEL_CLSS_MAC_VLAN;
121 	}
122 }
123 
124 static void
qed_set_pf_update_tunn_mode(struct qed_tunnel_info * p_tun,struct qed_tunnel_info * p_src,bool b_pf_start)125 qed_set_pf_update_tunn_mode(struct qed_tunnel_info *p_tun,
126 			    struct qed_tunnel_info *p_src, bool b_pf_start)
127 {
128 	if (p_src->vxlan.b_update_mode || b_pf_start)
129 		p_tun->vxlan.b_mode_enabled = p_src->vxlan.b_mode_enabled;
130 
131 	if (p_src->l2_gre.b_update_mode || b_pf_start)
132 		p_tun->l2_gre.b_mode_enabled = p_src->l2_gre.b_mode_enabled;
133 
134 	if (p_src->ip_gre.b_update_mode || b_pf_start)
135 		p_tun->ip_gre.b_mode_enabled = p_src->ip_gre.b_mode_enabled;
136 
137 	if (p_src->l2_geneve.b_update_mode || b_pf_start)
138 		p_tun->l2_geneve.b_mode_enabled =
139 		    p_src->l2_geneve.b_mode_enabled;
140 
141 	if (p_src->ip_geneve.b_update_mode || b_pf_start)
142 		p_tun->ip_geneve.b_mode_enabled =
143 		    p_src->ip_geneve.b_mode_enabled;
144 }
145 
qed_set_tunn_cls_info(struct qed_tunnel_info * p_tun,struct qed_tunnel_info * p_src)146 static void qed_set_tunn_cls_info(struct qed_tunnel_info *p_tun,
147 				  struct qed_tunnel_info *p_src)
148 {
149 	int type;
150 
151 	p_tun->b_update_rx_cls = p_src->b_update_rx_cls;
152 	p_tun->b_update_tx_cls = p_src->b_update_tx_cls;
153 
154 	type = qed_tunn_clss_to_fw_clss(p_src->vxlan.tun_cls);
155 	p_tun->vxlan.tun_cls = type;
156 	type = qed_tunn_clss_to_fw_clss(p_src->l2_gre.tun_cls);
157 	p_tun->l2_gre.tun_cls = type;
158 	type = qed_tunn_clss_to_fw_clss(p_src->ip_gre.tun_cls);
159 	p_tun->ip_gre.tun_cls = type;
160 	type = qed_tunn_clss_to_fw_clss(p_src->l2_geneve.tun_cls);
161 	p_tun->l2_geneve.tun_cls = type;
162 	type = qed_tunn_clss_to_fw_clss(p_src->ip_geneve.tun_cls);
163 	p_tun->ip_geneve.tun_cls = type;
164 }
165 
qed_set_tunn_ports(struct qed_tunnel_info * p_tun,struct qed_tunnel_info * p_src)166 static void qed_set_tunn_ports(struct qed_tunnel_info *p_tun,
167 			       struct qed_tunnel_info *p_src)
168 {
169 	p_tun->geneve_port.b_update_port = p_src->geneve_port.b_update_port;
170 	p_tun->vxlan_port.b_update_port = p_src->vxlan_port.b_update_port;
171 
172 	if (p_src->geneve_port.b_update_port)
173 		p_tun->geneve_port.port = p_src->geneve_port.port;
174 
175 	if (p_src->vxlan_port.b_update_port)
176 		p_tun->vxlan_port.port = p_src->vxlan_port.port;
177 }
178 
179 static void
__qed_set_ramrod_tunnel_param(u8 * p_tunn_cls,struct qed_tunn_update_type * tun_type)180 __qed_set_ramrod_tunnel_param(u8 *p_tunn_cls,
181 			      struct qed_tunn_update_type *tun_type)
182 {
183 	*p_tunn_cls = tun_type->tun_cls;
184 }
185 
186 static void
qed_set_ramrod_tunnel_param(u8 * p_tunn_cls,struct qed_tunn_update_type * tun_type,u8 * p_update_port,__le16 * p_port,struct qed_tunn_update_udp_port * p_udp_port)187 qed_set_ramrod_tunnel_param(u8 *p_tunn_cls,
188 			    struct qed_tunn_update_type *tun_type,
189 			    u8 *p_update_port,
190 			    __le16 *p_port,
191 			    struct qed_tunn_update_udp_port *p_udp_port)
192 {
193 	__qed_set_ramrod_tunnel_param(p_tunn_cls, tun_type);
194 	if (p_udp_port->b_update_port) {
195 		*p_update_port = 1;
196 		*p_port = cpu_to_le16(p_udp_port->port);
197 	}
198 }
199 
200 static void
qed_tunn_set_pf_update_params(struct qed_hwfn * p_hwfn,struct qed_tunnel_info * p_src,struct pf_update_tunnel_config * p_tunn_cfg)201 qed_tunn_set_pf_update_params(struct qed_hwfn *p_hwfn,
202 			      struct qed_tunnel_info *p_src,
203 			      struct pf_update_tunnel_config *p_tunn_cfg)
204 {
205 	struct qed_tunnel_info *p_tun = &p_hwfn->cdev->tunnel;
206 
207 	qed_set_pf_update_tunn_mode(p_tun, p_src, false);
208 	qed_set_tunn_cls_info(p_tun, p_src);
209 	qed_set_tunn_ports(p_tun, p_src);
210 
211 	qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_vxlan,
212 				    &p_tun->vxlan,
213 				    &p_tunn_cfg->set_vxlan_udp_port_flg,
214 				    &p_tunn_cfg->vxlan_udp_port,
215 				    &p_tun->vxlan_port);
216 
217 	qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2geneve,
218 				    &p_tun->l2_geneve,
219 				    &p_tunn_cfg->set_geneve_udp_port_flg,
220 				    &p_tunn_cfg->geneve_udp_port,
221 				    &p_tun->geneve_port);
222 
223 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgeneve,
224 				      &p_tun->ip_geneve);
225 
226 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2gre,
227 				      &p_tun->l2_gre);
228 
229 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgre,
230 				      &p_tun->ip_gre);
231 
232 	p_tunn_cfg->update_rx_pf_clss = p_tun->b_update_rx_cls;
233 }
234 
qed_set_hw_tunn_mode(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_tunnel_info * p_tun)235 static void qed_set_hw_tunn_mode(struct qed_hwfn *p_hwfn,
236 				 struct qed_ptt *p_ptt,
237 				 struct qed_tunnel_info *p_tun)
238 {
239 	qed_set_gre_enable(p_hwfn, p_ptt, p_tun->l2_gre.b_mode_enabled,
240 			   p_tun->ip_gre.b_mode_enabled);
241 	qed_set_vxlan_enable(p_hwfn, p_ptt, p_tun->vxlan.b_mode_enabled);
242 
243 	qed_set_geneve_enable(p_hwfn, p_ptt, p_tun->l2_geneve.b_mode_enabled,
244 			      p_tun->ip_geneve.b_mode_enabled);
245 }
246 
qed_set_hw_tunn_mode_port(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_tunnel_info * p_tunn)247 static void qed_set_hw_tunn_mode_port(struct qed_hwfn *p_hwfn,
248 				      struct qed_ptt *p_ptt,
249 				      struct qed_tunnel_info *p_tunn)
250 {
251 	if (p_tunn->vxlan_port.b_update_port)
252 		qed_set_vxlan_dest_port(p_hwfn, p_ptt,
253 					p_tunn->vxlan_port.port);
254 
255 	if (p_tunn->geneve_port.b_update_port)
256 		qed_set_geneve_dest_port(p_hwfn, p_ptt,
257 					 p_tunn->geneve_port.port);
258 
259 	qed_set_hw_tunn_mode(p_hwfn, p_ptt, p_tunn);
260 }
261 
262 static void
qed_tunn_set_pf_start_params(struct qed_hwfn * p_hwfn,struct qed_tunnel_info * p_src,struct pf_start_tunnel_config * p_tunn_cfg)263 qed_tunn_set_pf_start_params(struct qed_hwfn *p_hwfn,
264 			     struct qed_tunnel_info *p_src,
265 			     struct pf_start_tunnel_config *p_tunn_cfg)
266 {
267 	struct qed_tunnel_info *p_tun = &p_hwfn->cdev->tunnel;
268 
269 	if (!p_src)
270 		return;
271 
272 	qed_set_pf_update_tunn_mode(p_tun, p_src, true);
273 	qed_set_tunn_cls_info(p_tun, p_src);
274 	qed_set_tunn_ports(p_tun, p_src);
275 
276 	qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_vxlan,
277 				    &p_tun->vxlan,
278 				    &p_tunn_cfg->set_vxlan_udp_port_flg,
279 				    &p_tunn_cfg->vxlan_udp_port,
280 				    &p_tun->vxlan_port);
281 
282 	qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2geneve,
283 				    &p_tun->l2_geneve,
284 				    &p_tunn_cfg->set_geneve_udp_port_flg,
285 				    &p_tunn_cfg->geneve_udp_port,
286 				    &p_tun->geneve_port);
287 
288 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgeneve,
289 				      &p_tun->ip_geneve);
290 
291 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_l2gre,
292 				      &p_tun->l2_gre);
293 
294 	__qed_set_ramrod_tunnel_param(&p_tunn_cfg->tunnel_clss_ipgre,
295 				      &p_tun->ip_gre);
296 }
297 
qed_sp_pf_start(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_tunnel_info * p_tunn,bool allow_npar_tx_switch)298 int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
299 		    struct qed_ptt *p_ptt,
300 		    struct qed_tunnel_info *p_tunn,
301 		    bool allow_npar_tx_switch)
302 {
303 	struct outer_tag_config_struct *outer_tag_config;
304 	struct pf_start_ramrod_data *p_ramrod = NULL;
305 	u16 sb = qed_int_get_sp_sb_id(p_hwfn);
306 	u8 sb_index = p_hwfn->p_eq->eq_sb_index;
307 	struct qed_spq_entry *p_ent = NULL;
308 	struct qed_sp_init_data init_data;
309 	u8 page_cnt, i;
310 	int rc;
311 
312 	/* update initial eq producer */
313 	qed_eq_prod_update(p_hwfn,
314 			   qed_chain_get_prod_idx(&p_hwfn->p_eq->chain));
315 
316 	memset(&init_data, 0, sizeof(init_data));
317 	init_data.cid = qed_spq_get_cid(p_hwfn);
318 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
319 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
320 
321 	rc = qed_sp_init_request(p_hwfn, &p_ent,
322 				 COMMON_RAMROD_PF_START,
323 				 PROTOCOLID_COMMON, &init_data);
324 	if (rc)
325 		return rc;
326 
327 	p_ramrod = &p_ent->ramrod.pf_start;
328 
329 	p_ramrod->event_ring_sb_id	= cpu_to_le16(sb);
330 	p_ramrod->event_ring_sb_index	= sb_index;
331 	p_ramrod->path_id		= QED_PATH_ID(p_hwfn);
332 	p_ramrod->dont_log_ramrods	= 0;
333 	p_ramrod->log_type_mask		= cpu_to_le16(0xf);
334 
335 	if (test_bit(QED_MF_OVLAN_CLSS, &p_hwfn->cdev->mf_bits))
336 		p_ramrod->mf_mode = MF_OVLAN;
337 	else
338 		p_ramrod->mf_mode = MF_NPAR;
339 
340 	outer_tag_config = &p_ramrod->outer_tag_config;
341 	outer_tag_config->outer_tag.tci = cpu_to_le16(p_hwfn->hw_info.ovlan);
342 
343 	if (test_bit(QED_MF_8021Q_TAGGING, &p_hwfn->cdev->mf_bits)) {
344 		outer_tag_config->outer_tag.tpid = cpu_to_le16(ETH_P_8021Q);
345 	} else if (test_bit(QED_MF_8021AD_TAGGING, &p_hwfn->cdev->mf_bits)) {
346 		outer_tag_config->outer_tag.tpid = cpu_to_le16(ETH_P_8021AD);
347 		outer_tag_config->enable_stag_pri_change = 1;
348 	}
349 
350 	outer_tag_config->pri_map_valid = 1;
351 	for (i = 0; i < QED_MAX_PFC_PRIORITIES; i++)
352 		outer_tag_config->inner_to_outer_pri_map[i] = i;
353 
354 	/* enable_stag_pri_change should be set if port is in BD mode or,
355 	 * UFP with Host Control mode.
356 	 */
357 	if (test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits)) {
358 		if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_OS)
359 			outer_tag_config->enable_stag_pri_change = 1;
360 		else
361 			outer_tag_config->enable_stag_pri_change = 0;
362 
363 		outer_tag_config->outer_tag.tci |=
364 		    cpu_to_le16(((u16)p_hwfn->ufp_info.tc << 13));
365 	}
366 
367 	/* Place EQ address in RAMROD */
368 	DMA_REGPAIR_LE(p_ramrod->event_ring_pbl_addr,
369 		       qed_chain_get_pbl_phys(&p_hwfn->p_eq->chain));
370 	page_cnt = (u8)qed_chain_get_page_cnt(&p_hwfn->p_eq->chain);
371 	p_ramrod->event_ring_num_pages = page_cnt;
372 	DMA_REGPAIR_LE(p_ramrod->consolid_q_pbl_addr,
373 		       qed_chain_get_pbl_phys(&p_hwfn->p_consq->chain));
374 
375 	qed_tunn_set_pf_start_params(p_hwfn, p_tunn, &p_ramrod->tunnel_config);
376 
377 	if (test_bit(QED_MF_INTER_PF_SWITCH, &p_hwfn->cdev->mf_bits))
378 		p_ramrod->allow_npar_tx_switching = allow_npar_tx_switch;
379 
380 	switch (p_hwfn->hw_info.personality) {
381 	case QED_PCI_ETH:
382 		p_ramrod->personality = PERSONALITY_ETH;
383 		break;
384 	case QED_PCI_FCOE:
385 		p_ramrod->personality = PERSONALITY_FCOE;
386 		break;
387 	case QED_PCI_ISCSI:
388 		p_ramrod->personality = PERSONALITY_ISCSI;
389 		break;
390 	case QED_PCI_ETH_ROCE:
391 	case QED_PCI_ETH_IWARP:
392 		p_ramrod->personality = PERSONALITY_RDMA_AND_ETH;
393 		break;
394 	default:
395 		DP_NOTICE(p_hwfn, "Unknown personality %d\n",
396 			  p_hwfn->hw_info.personality);
397 		p_ramrod->personality = PERSONALITY_ETH;
398 	}
399 
400 	if (p_hwfn->cdev->p_iov_info) {
401 		struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
402 
403 		p_ramrod->base_vf_id = (u8) p_iov->first_vf_in_pf;
404 		p_ramrod->num_vfs = (u8) p_iov->total_vfs;
405 	}
406 	p_ramrod->hsi_fp_ver.major_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MAJOR;
407 	p_ramrod->hsi_fp_ver.minor_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MINOR;
408 
409 	DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
410 		   "Setting event_ring_sb [id %04x index %02x], outer_tag.tci [%d]\n",
411 		   sb, sb_index, outer_tag_config->outer_tag.tci);
412 
413 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
414 
415 	if (p_tunn)
416 		qed_set_hw_tunn_mode_port(p_hwfn, p_ptt,
417 					  &p_hwfn->cdev->tunnel);
418 
419 	return rc;
420 }
421 
qed_sp_pf_update(struct qed_hwfn * p_hwfn)422 int qed_sp_pf_update(struct qed_hwfn *p_hwfn)
423 {
424 	struct qed_spq_entry *p_ent = NULL;
425 	struct qed_sp_init_data init_data;
426 	int rc;
427 
428 	/* Get SPQ entry */
429 	memset(&init_data, 0, sizeof(init_data));
430 	init_data.cid = qed_spq_get_cid(p_hwfn);
431 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
432 	init_data.comp_mode = QED_SPQ_MODE_CB;
433 
434 	rc = qed_sp_init_request(p_hwfn, &p_ent,
435 				 COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
436 				 &init_data);
437 	if (rc)
438 		return rc;
439 
440 	qed_dcbx_set_pf_update_params(&p_hwfn->p_dcbx_info->results,
441 				      &p_ent->ramrod.pf_update);
442 
443 	return qed_spq_post(p_hwfn, p_ent, NULL);
444 }
445 
qed_sp_pf_update_ufp(struct qed_hwfn * p_hwfn)446 int qed_sp_pf_update_ufp(struct qed_hwfn *p_hwfn)
447 {
448 	struct qed_spq_entry *p_ent = NULL;
449 	struct qed_sp_init_data init_data;
450 	int rc;
451 
452 	if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_UNKNOWN) {
453 		DP_INFO(p_hwfn, "Invalid priority type %d\n",
454 			p_hwfn->ufp_info.pri_type);
455 		return -EINVAL;
456 	}
457 
458 	/* Get SPQ entry */
459 	memset(&init_data, 0, sizeof(init_data));
460 	init_data.cid = qed_spq_get_cid(p_hwfn);
461 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
462 	init_data.comp_mode = QED_SPQ_MODE_CB;
463 
464 	rc = qed_sp_init_request(p_hwfn, &p_ent,
465 				 COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
466 				 &init_data);
467 	if (rc)
468 		return rc;
469 
470 	p_ent->ramrod.pf_update.update_enable_stag_pri_change = true;
471 	if (p_hwfn->ufp_info.pri_type == QED_UFP_PRI_OS)
472 		p_ent->ramrod.pf_update.enable_stag_pri_change = 1;
473 	else
474 		p_ent->ramrod.pf_update.enable_stag_pri_change = 0;
475 
476 	return qed_spq_post(p_hwfn, p_ent, NULL);
477 }
478 
479 /* Set pf update ramrod command params */
qed_sp_pf_update_tunn_cfg(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_tunnel_info * p_tunn,enum spq_mode comp_mode,struct qed_spq_comp_cb * p_comp_data)480 int qed_sp_pf_update_tunn_cfg(struct qed_hwfn *p_hwfn,
481 			      struct qed_ptt *p_ptt,
482 			      struct qed_tunnel_info *p_tunn,
483 			      enum spq_mode comp_mode,
484 			      struct qed_spq_comp_cb *p_comp_data)
485 {
486 	struct qed_spq_entry *p_ent = NULL;
487 	struct qed_sp_init_data init_data;
488 	int rc;
489 
490 	if (IS_VF(p_hwfn->cdev))
491 		return qed_vf_pf_tunnel_param_update(p_hwfn, p_tunn);
492 
493 	if (!p_tunn)
494 		return -EINVAL;
495 
496 	/* Get SPQ entry */
497 	memset(&init_data, 0, sizeof(init_data));
498 	init_data.cid = qed_spq_get_cid(p_hwfn);
499 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
500 	init_data.comp_mode = comp_mode;
501 	init_data.p_comp_data = p_comp_data;
502 
503 	rc = qed_sp_init_request(p_hwfn, &p_ent,
504 				 COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
505 				 &init_data);
506 	if (rc)
507 		return rc;
508 
509 	qed_tunn_set_pf_update_params(p_hwfn, p_tunn,
510 				      &p_ent->ramrod.pf_update.tunnel_config);
511 
512 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
513 	if (rc)
514 		return rc;
515 
516 	qed_set_hw_tunn_mode_port(p_hwfn, p_ptt, &p_hwfn->cdev->tunnel);
517 
518 	return rc;
519 }
520 
qed_sp_pf_stop(struct qed_hwfn * p_hwfn)521 int qed_sp_pf_stop(struct qed_hwfn *p_hwfn)
522 {
523 	struct qed_spq_entry *p_ent = NULL;
524 	struct qed_sp_init_data init_data;
525 	int rc;
526 
527 	/* Get SPQ entry */
528 	memset(&init_data, 0, sizeof(init_data));
529 	init_data.cid = qed_spq_get_cid(p_hwfn);
530 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
531 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
532 
533 	rc = qed_sp_init_request(p_hwfn, &p_ent,
534 				 COMMON_RAMROD_PF_STOP, PROTOCOLID_COMMON,
535 				 &init_data);
536 	if (rc)
537 		return rc;
538 
539 	return qed_spq_post(p_hwfn, p_ent, NULL);
540 }
541 
qed_sp_heartbeat_ramrod(struct qed_hwfn * p_hwfn)542 int qed_sp_heartbeat_ramrod(struct qed_hwfn *p_hwfn)
543 {
544 	struct qed_spq_entry *p_ent = NULL;
545 	struct qed_sp_init_data init_data;
546 	int rc;
547 
548 	/* Get SPQ entry */
549 	memset(&init_data, 0, sizeof(init_data));
550 	init_data.cid = qed_spq_get_cid(p_hwfn);
551 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
552 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
553 
554 	rc = qed_sp_init_request(p_hwfn, &p_ent,
555 				 COMMON_RAMROD_EMPTY, PROTOCOLID_COMMON,
556 				 &init_data);
557 	if (rc)
558 		return rc;
559 
560 	return qed_spq_post(p_hwfn, p_ent, NULL);
561 }
562 
qed_sp_pf_update_stag(struct qed_hwfn * p_hwfn)563 int qed_sp_pf_update_stag(struct qed_hwfn *p_hwfn)
564 {
565 	struct qed_spq_entry *p_ent = NULL;
566 	struct qed_sp_init_data init_data;
567 	int rc;
568 
569 	/* Get SPQ entry */
570 	memset(&init_data, 0, sizeof(init_data));
571 	init_data.cid = qed_spq_get_cid(p_hwfn);
572 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
573 	init_data.comp_mode = QED_SPQ_MODE_CB;
574 
575 	rc = qed_sp_init_request(p_hwfn, &p_ent,
576 				 COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
577 				 &init_data);
578 	if (rc)
579 		return rc;
580 
581 	p_ent->ramrod.pf_update.update_mf_vlan_flag = true;
582 	p_ent->ramrod.pf_update.mf_vlan = cpu_to_le16(p_hwfn->hw_info.ovlan);
583 	if (test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
584 		p_ent->ramrod.pf_update.mf_vlan |=
585 			cpu_to_le16(((u16)p_hwfn->ufp_info.tc << 13));
586 
587 	return qed_spq_post(p_hwfn, p_ent, NULL);
588 }
589