1//===-- SparcRegisterInfo.td - Sparc Register defs ---------*- tablegen -*-===//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//  Declarations that describe the Sparc register file
12//===----------------------------------------------------------------------===//
13
14class SparcReg<bits<16> Enc, string n> : Register<n> {
15  let HWEncoding = Enc;
16  let Namespace = "SP";
17}
18
19class SparcCtrlReg<bits<16> Enc, string n>: Register<n> {
20  let HWEncoding = Enc;
21  let Namespace = "SP";
22}
23
24let Namespace = "SP" in {
25def sub_even : SubRegIndex<32>;
26def sub_odd  : SubRegIndex<32, 32>;
27def sub_even64 : SubRegIndex<64>;
28def sub_odd64  : SubRegIndex<64, 64>;
29}
30
31// Registers are identified with 5-bit ID numbers.
32// Ri - 32-bit integer registers
33class Ri<bits<16> Enc, string n> : SparcReg<Enc, n>;
34
35// Rdi - pairs of 32-bit integer registers
36class Rdi<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
37  let SubRegs = subregs;
38  let SubRegIndices = [sub_even, sub_odd];
39  let CoveredBySubRegs = 1;
40}
41// Rf - 32-bit floating-point registers
42class Rf<bits<16> Enc, string n> : SparcReg<Enc, n>;
43
44// Rd - Slots in the FP register file for 64-bit floating-point values.
45class Rd<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
46  let SubRegs = subregs;
47  let SubRegIndices = [sub_even, sub_odd];
48  let CoveredBySubRegs = 1;
49}
50
51// Rq - Slots in the FP register file for 128-bit floating-point values.
52class Rq<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> {
53  let SubRegs = subregs;
54  let SubRegIndices = [sub_even64, sub_odd64];
55  let CoveredBySubRegs = 1;
56}
57
58// Control Registers
59def ICC : SparcCtrlReg<0, "ICC">; // This represents icc and xcc in 64-bit code.
60foreach I = 0-3 in
61  def FCC#I : SparcCtrlReg<I, "FCC"#I>;
62
63def FSR : SparcCtrlReg<0, "FSR">; // Floating-point state register.
64
65def FQ : SparcCtrlReg<0, "FQ">; // Floating-point deferred-trap queue.
66
67def CPSR : SparcCtrlReg<0, "CPSR">; // Co-processor state register.
68
69def CPQ : SparcCtrlReg<0, "CPQ">; // Co-processor queue.
70
71// Y register
72def Y : SparcCtrlReg<0, "Y">, DwarfRegNum<[64]>;
73// Ancillary state registers (implementation defined)
74def ASR1 : SparcCtrlReg<1, "ASR1">;
75def ASR2 : SparcCtrlReg<2, "ASR2">;
76def ASR3 : SparcCtrlReg<3, "ASR3">;
77def ASR4 : SparcCtrlReg<4, "ASR4">;
78def ASR5 : SparcCtrlReg<5, "ASR5">;
79def ASR6 : SparcCtrlReg<6, "ASR6">;
80def ASR7 : SparcCtrlReg<7, "ASR7">;
81def ASR8 : SparcCtrlReg<8, "ASR8">;
82def ASR9 : SparcCtrlReg<9, "ASR9">;
83def ASR10 : SparcCtrlReg<10, "ASR10">;
84def ASR11 : SparcCtrlReg<11, "ASR11">;
85def ASR12 : SparcCtrlReg<12, "ASR12">;
86def ASR13 : SparcCtrlReg<13, "ASR13">;
87def ASR14 : SparcCtrlReg<14, "ASR14">;
88def ASR15 : SparcCtrlReg<15, "ASR15">;
89def ASR16 : SparcCtrlReg<16, "ASR16">;
90def ASR17 : SparcCtrlReg<17, "ASR17">;
91def ASR18 : SparcCtrlReg<18, "ASR18">;
92def ASR19 : SparcCtrlReg<19, "ASR19">;
93def ASR20 : SparcCtrlReg<20, "ASR20">;
94def ASR21 : SparcCtrlReg<21, "ASR21">;
95def ASR22 : SparcCtrlReg<22, "ASR22">;
96def ASR23 : SparcCtrlReg<23, "ASR23">;
97def ASR24 : SparcCtrlReg<24, "ASR24">;
98def ASR25 : SparcCtrlReg<25, "ASR25">;
99def ASR26 : SparcCtrlReg<26, "ASR26">;
100def ASR27 : SparcCtrlReg<27, "ASR27">;
101def ASR28 : SparcCtrlReg<28, "ASR28">;
102def ASR29 : SparcCtrlReg<29, "ASR29">;
103def ASR30 : SparcCtrlReg<30, "ASR30">;
104def ASR31 : SparcCtrlReg<31, "ASR31">;
105
106// Note that PSR, WIM, and TBR don't exist on the SparcV9, only the V8.
107def PSR : SparcCtrlReg<0, "PSR">;
108def WIM : SparcCtrlReg<0, "WIM">;
109def TBR : SparcCtrlReg<0, "TBR">;
110
111def TPC : SparcCtrlReg<0, "TPC">;
112def TNPC : SparcCtrlReg<1, "TNPC">;
113def TSTATE : SparcCtrlReg<2, "TSTATE">;
114def TT : SparcCtrlReg<3, "TT">;
115def TICK : SparcCtrlReg<4, "TICK">;
116def TBA : SparcCtrlReg<5, "TBA">;
117def PSTATE : SparcCtrlReg<6, "PSTATE">;
118def TL : SparcCtrlReg<7, "TL">;
119def PIL : SparcCtrlReg<8, "PIL">;
120def CWP : SparcCtrlReg<9, "CWP">;
121def CANSAVE : SparcCtrlReg<10, "CANSAVE">;
122def CANRESTORE : SparcCtrlReg<11, "CANRESTORE">;
123def CLEANWIN : SparcCtrlReg<12, "CLEANWIN">;
124def OTHERWIN : SparcCtrlReg<13, "OTHERWIN">;
125def WSTATE : SparcCtrlReg<14, "WSTATE">;
126
127// Integer registers
128def G0 : Ri< 0, "G0">, DwarfRegNum<[0]>;
129def G1 : Ri< 1, "G1">, DwarfRegNum<[1]>;
130def G2 : Ri< 2, "G2">, DwarfRegNum<[2]>;
131def G3 : Ri< 3, "G3">, DwarfRegNum<[3]>;
132def G4 : Ri< 4, "G4">, DwarfRegNum<[4]>;
133def G5 : Ri< 5, "G5">, DwarfRegNum<[5]>;
134def G6 : Ri< 6, "G6">, DwarfRegNum<[6]>;
135def G7 : Ri< 7, "G7">, DwarfRegNum<[7]>;
136def O0 : Ri< 8, "O0">, DwarfRegNum<[8]>;
137def O1 : Ri< 9, "O1">, DwarfRegNum<[9]>;
138def O2 : Ri<10, "O2">, DwarfRegNum<[10]>;
139def O3 : Ri<11, "O3">, DwarfRegNum<[11]>;
140def O4 : Ri<12, "O4">, DwarfRegNum<[12]>;
141def O5 : Ri<13, "O5">, DwarfRegNum<[13]>;
142def O6 : Ri<14, "SP">, DwarfRegNum<[14]>;
143def O7 : Ri<15, "O7">, DwarfRegNum<[15]>;
144def L0 : Ri<16, "L0">, DwarfRegNum<[16]>;
145def L1 : Ri<17, "L1">, DwarfRegNum<[17]>;
146def L2 : Ri<18, "L2">, DwarfRegNum<[18]>;
147def L3 : Ri<19, "L3">, DwarfRegNum<[19]>;
148def L4 : Ri<20, "L4">, DwarfRegNum<[20]>;
149def L5 : Ri<21, "L5">, DwarfRegNum<[21]>;
150def L6 : Ri<22, "L6">, DwarfRegNum<[22]>;
151def L7 : Ri<23, "L7">, DwarfRegNum<[23]>;
152def I0 : Ri<24, "I0">, DwarfRegNum<[24]>;
153def I1 : Ri<25, "I1">, DwarfRegNum<[25]>;
154def I2 : Ri<26, "I2">, DwarfRegNum<[26]>;
155def I3 : Ri<27, "I3">, DwarfRegNum<[27]>;
156def I4 : Ri<28, "I4">, DwarfRegNum<[28]>;
157def I5 : Ri<29, "I5">, DwarfRegNum<[29]>;
158def I6 : Ri<30, "FP">, DwarfRegNum<[30]>;
159def I7 : Ri<31, "I7">, DwarfRegNum<[31]>;
160
161// Floating-point registers
162def F0  : Rf< 0,  "F0">, DwarfRegNum<[32]>;
163def F1  : Rf< 1,  "F1">, DwarfRegNum<[33]>;
164def F2  : Rf< 2,  "F2">, DwarfRegNum<[34]>;
165def F3  : Rf< 3,  "F3">, DwarfRegNum<[35]>;
166def F4  : Rf< 4,  "F4">, DwarfRegNum<[36]>;
167def F5  : Rf< 5,  "F5">, DwarfRegNum<[37]>;
168def F6  : Rf< 6,  "F6">, DwarfRegNum<[38]>;
169def F7  : Rf< 7,  "F7">, DwarfRegNum<[39]>;
170def F8  : Rf< 8,  "F8">, DwarfRegNum<[40]>;
171def F9  : Rf< 9,  "F9">, DwarfRegNum<[41]>;
172def F10 : Rf<10, "F10">, DwarfRegNum<[42]>;
173def F11 : Rf<11, "F11">, DwarfRegNum<[43]>;
174def F12 : Rf<12, "F12">, DwarfRegNum<[44]>;
175def F13 : Rf<13, "F13">, DwarfRegNum<[45]>;
176def F14 : Rf<14, "F14">, DwarfRegNum<[46]>;
177def F15 : Rf<15, "F15">, DwarfRegNum<[47]>;
178def F16 : Rf<16, "F16">, DwarfRegNum<[48]>;
179def F17 : Rf<17, "F17">, DwarfRegNum<[49]>;
180def F18 : Rf<18, "F18">, DwarfRegNum<[50]>;
181def F19 : Rf<19, "F19">, DwarfRegNum<[51]>;
182def F20 : Rf<20, "F20">, DwarfRegNum<[52]>;
183def F21 : Rf<21, "F21">, DwarfRegNum<[53]>;
184def F22 : Rf<22, "F22">, DwarfRegNum<[54]>;
185def F23 : Rf<23, "F23">, DwarfRegNum<[55]>;
186def F24 : Rf<24, "F24">, DwarfRegNum<[56]>;
187def F25 : Rf<25, "F25">, DwarfRegNum<[57]>;
188def F26 : Rf<26, "F26">, DwarfRegNum<[58]>;
189def F27 : Rf<27, "F27">, DwarfRegNum<[59]>;
190def F28 : Rf<28, "F28">, DwarfRegNum<[60]>;
191def F29 : Rf<29, "F29">, DwarfRegNum<[61]>;
192def F30 : Rf<30, "F30">, DwarfRegNum<[62]>;
193def F31 : Rf<31, "F31">, DwarfRegNum<[63]>;
194
195// Aliases of the F* registers used to hold 64-bit fp values (doubles)
196def D0  : Rd< 0,  "F0", [F0,   F1]>, DwarfRegNum<[72]>;
197def D1  : Rd< 2,  "F2", [F2,   F3]>, DwarfRegNum<[73]>;
198def D2  : Rd< 4,  "F4", [F4,   F5]>, DwarfRegNum<[74]>;
199def D3  : Rd< 6,  "F6", [F6,   F7]>, DwarfRegNum<[75]>;
200def D4  : Rd< 8,  "F8", [F8,   F9]>, DwarfRegNum<[76]>;
201def D5  : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[77]>;
202def D6  : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[78]>;
203def D7  : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[79]>;
204def D8  : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[80]>;
205def D9  : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[81]>;
206def D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[82]>;
207def D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[83]>;
208def D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[84]>;
209def D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[85]>;
210def D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[86]>;
211def D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[87]>;
212
213// Co-processor registers
214def C0 : Ri< 0, "C0">;
215def C1 : Ri< 1, "C1">;
216def C2 : Ri< 2, "C2">;
217def C3 : Ri< 3, "C3">;
218def C4 : Ri< 4, "C4">;
219def C5 : Ri< 5, "C5">;
220def C6 : Ri< 6, "C6">;
221def C7 : Ri< 7, "C7">;
222def C8 : Ri< 8, "C8">;
223def C9 : Ri< 9, "C9">;
224def C10 : Ri< 10, "C10">;
225def C11 : Ri< 11, "C11">;
226def C12 : Ri< 12, "C12">;
227def C13 : Ri< 13, "C13">;
228def C14 : Ri< 14, "C14">;
229def C15 : Ri< 15, "C15">;
230def C16 : Ri< 16, "C16">;
231def C17 : Ri< 17, "C17">;
232def C18 : Ri< 18, "C18">;
233def C19 : Ri< 19, "C19">;
234def C20 : Ri< 20, "C20">;
235def C21 : Ri< 21, "C21">;
236def C22 : Ri< 22, "C22">;
237def C23 : Ri< 23, "C23">;
238def C24 : Ri< 24, "C24">;
239def C25 : Ri< 25, "C25">;
240def C26 : Ri< 26, "C26">;
241def C27 : Ri< 27, "C27">;
242def C28 : Ri< 28, "C28">;
243def C29 : Ri< 29, "C29">;
244def C30 : Ri< 30, "C30">;
245def C31 : Ri< 31, "C31">;
246
247// Unaliased double precision floating point registers.
248// FIXME: Define DwarfRegNum for these registers.
249def D16 : SparcReg< 1, "F32">;
250def D17 : SparcReg< 3, "F34">;
251def D18 : SparcReg< 5, "F36">;
252def D19 : SparcReg< 7, "F38">;
253def D20 : SparcReg< 9, "F40">;
254def D21 : SparcReg<11, "F42">;
255def D22 : SparcReg<13, "F44">;
256def D23 : SparcReg<15, "F46">;
257def D24 : SparcReg<17, "F48">;
258def D25 : SparcReg<19, "F50">;
259def D26 : SparcReg<21, "F52">;
260def D27 : SparcReg<23, "F54">;
261def D28 : SparcReg<25, "F56">;
262def D29 : SparcReg<27, "F58">;
263def D30 : SparcReg<29, "F60">;
264def D31 : SparcReg<31, "F62">;
265
266// Aliases of the F* registers used to hold 128-bit for values (long doubles).
267def Q0  : Rq< 0,  "F0", [D0,   D1]>;
268def Q1  : Rq< 4,  "F4", [D2,   D3]>;
269def Q2  : Rq< 8,  "F8", [D4,   D5]>;
270def Q3  : Rq<12, "F12", [D6,   D7]>;
271def Q4  : Rq<16, "F16", [D8,   D9]>;
272def Q5  : Rq<20, "F20", [D10, D11]>;
273def Q6  : Rq<24, "F24", [D12, D13]>;
274def Q7  : Rq<28, "F28", [D14, D15]>;
275def Q8  : Rq< 1, "F32", [D16, D17]>;
276def Q9  : Rq< 5, "F36", [D18, D19]>;
277def Q10 : Rq< 9, "F40", [D20, D21]>;
278def Q11 : Rq<13, "F44", [D22, D23]>;
279def Q12 : Rq<17, "F48", [D24, D25]>;
280def Q13 : Rq<21, "F52", [D26, D27]>;
281def Q14 : Rq<25, "F56", [D28, D29]>;
282def Q15 : Rq<29, "F60", [D30, D31]>;
283
284// Aliases of the integer registers used for LDD/STD double-word operations
285def G0_G1 : Rdi<0, "G0", [G0, G1]>;
286def G2_G3 : Rdi<2, "G2", [G2, G3]>;
287def G4_G5 : Rdi<4, "G4", [G4, G5]>;
288def G6_G7 : Rdi<6, "G6", [G6, G7]>;
289def O0_O1 : Rdi<8, "O0", [O0, O1]>;
290def O2_O3 : Rdi<10, "O2", [O2, O3]>;
291def O4_O5 : Rdi<12, "O4", [O4, O5]>;
292def O6_O7 : Rdi<14, "O6", [O6, O7]>;
293def L0_L1 : Rdi<16, "L0", [L0, L1]>;
294def L2_L3 : Rdi<18, "L2", [L2, L3]>;
295def L4_L5 : Rdi<20, "L4", [L4, L5]>;
296def L6_L7 : Rdi<22, "L6", [L6, L7]>;
297def I0_I1 : Rdi<24, "I0", [I0, I1]>;
298def I2_I3 : Rdi<26, "I2", [I2, I3]>;
299def I4_I5 : Rdi<28, "I4", [I4, I5]>;
300def I6_I7 : Rdi<30, "I6", [I6, I7]>;
301
302// Aliases of the co-processor registers used for LDD/STD double-word operations
303def C0_C1 : Rdi<0, "C0", [C0, C1]>;
304def C2_C3 : Rdi<2, "C2", [C2, C3]>;
305def C4_C5 : Rdi<4, "C4", [C4, C5]>;
306def C6_C7 : Rdi<6, "C6", [C6, C7]>;
307def C8_C9 : Rdi<8, "C8", [C8, C9]>;
308def C10_C11 : Rdi<10, "C10", [C10, C11]>;
309def C12_C13 : Rdi<12, "C12", [C12, C13]>;
310def C14_C15 : Rdi<14, "C14", [C14, C15]>;
311def C16_C17 : Rdi<16, "C16", [C16, C17]>;
312def C18_C19 : Rdi<18, "C18", [C18, C19]>;
313def C20_C21 : Rdi<20, "C20", [C20, C21]>;
314def C22_C23 : Rdi<22, "C22", [C22, C23]>;
315def C24_C25 : Rdi<24, "C24", [C24, C25]>;
316def C26_C27 : Rdi<26, "C26", [C26, C27]>;
317def C28_C29 : Rdi<28, "C28", [C28, C29]>;
318def C30_C31 : Rdi<30, "C30", [C30, C31]>;
319
320// Register classes.
321//
322// FIXME: the register order should be defined in terms of the preferred
323// allocation order...
324//
325// This register class should not be used to hold i64 values, use the I64Regs
326// register class for that. The i64 type is included here to allow i64 patterns
327// using the integer instructions.
328def IntRegs : RegisterClass<"SP", [i32, i64], 32,
329                            (add (sequence "I%u", 0, 7),
330                                 (sequence "G%u", 0, 7),
331                                 (sequence "L%u", 0, 7),
332                                 (sequence "O%u", 0, 7))>;
333
334// Should be in the same order as IntRegs.
335def IntPair : RegisterClass<"SP", [v2i32], 64,
336    (add I0_I1, I2_I3, I4_I5, I6_I7,
337         G0_G1, G2_G3, G4_G5, G6_G7,
338         L0_L1, L2_L3, L4_L5, L6_L7,
339         O0_O1, O2_O3, O4_O5, O6_O7)>;
340
341// Register class for 64-bit mode, with a 64-bit spill slot size.
342// These are the same as the 32-bit registers, so TableGen will consider this
343// to be a sub-class of IntRegs. That works out because requiring a 64-bit
344// spill slot is a stricter constraint than only requiring a 32-bit spill slot.
345def I64Regs : RegisterClass<"SP", [i64], 64, (add IntRegs)>;
346
347// Floating point register classes.
348def FPRegs : RegisterClass<"SP", [f32], 32, (sequence "F%u", 0, 31)>;
349def DFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 31)>;
350def QFPRegs : RegisterClass<"SP", [f128], 128, (sequence "Q%u", 0, 15)>;
351
352// The Low?FPRegs classes are used only for inline-asm constraints.
353def LowDFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 15)>;
354def LowQFPRegs : RegisterClass<"SP", [f128], 128, (sequence "Q%u", 0, 7)>;
355
356// Floating point control register classes.
357def FCCRegs : RegisterClass<"SP", [i1], 1, (sequence "FCC%u", 0, 3)>;
358
359let isAllocatable = 0 in {
360  // Ancillary state registers
361  def ASRRegs : RegisterClass<"SP", [i32], 32,
362                              (add Y, (sequence "ASR%u", 1, 31))>;
363
364  // This register class should not be used to hold i64 values.
365  def CoprocRegs : RegisterClass<"SP", [i32], 32,
366                                (add (sequence "C%u", 0, 31))>;
367
368  // Should be in the same order as CoprocRegs.
369  def CoprocPair : RegisterClass<"SP", [v2i32], 64,
370    (add C0_C1,   C2_C3,   C4_C5,   C6_C7,
371         C8_C9,   C10_C11, C12_C13, C14_C15,
372         C16_C17, C18_C19, C20_C21, C22_C23,
373         C24_C25, C26_C27, C28_C29, C30_C31)>;
374}
375
376// Privileged Registers
377def PRRegs : RegisterClass<"SP", [i64], 64,
378    (add TPC, TNPC, TSTATE, TT, TICK, TBA, PSTATE, TL, PIL, CWP,
379         CANSAVE, CANRESTORE, CLEANWIN, OTHERWIN, WSTATE)>;
380