1 /*
2  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef MCUCFG_H
8 #define MCUCFG_H
9 
10 #ifndef __ASSEMBLER__
11 #include <stdint.h>
12 #endif /* __ASSEMBLER__ */
13 
14 #include <platform_def.h>
15 
16 #define MCUCFG_REG(ofs)			(uint32_t)(MCUCFG_BASE + (ofs))
17 
18 #define MP2_MISC_CONFIG_BOOT_ADDR_L(cpu) (MCUCFG_REG(0x2290) + ((cpu) * 8))
19 #define MP2_MISC_CONFIG_BOOT_ADDR_H(cpu) (MCUCFG_REG(0x2294) + ((cpu) * 8))
20 
21 #define MP2_CPUCFG			MCUCFG_REG(0x2208)
22 
23 #define MP2_CPU0_STANDBYWFE		BIT(4)
24 #define MP2_CPU1_STANDBYWFE		BIT(5)
25 
26 #define MP0_CPUTOP_SPMC_CTL		MCUCFG_REG(0x788)
27 #define MP1_CPUTOP_SPMC_CTL		MCUCFG_REG(0x78C)
28 #define MP1_CPUTOP_SPMC_SRAM_CTL	MCUCFG_REG(0x790)
29 
30 #define sw_spark_en			BIT(0)
31 #define sw_no_wait_for_q_channel	BIT(1)
32 #define sw_fsm_override			BIT(2)
33 #define sw_logic_pre1_pdb		BIT(3)
34 #define sw_logic_pre2_pdb		BIT(4)
35 #define sw_logic_pdb			BIT(5)
36 #define sw_iso				BIT(6)
37 #define sw_sram_sleepb			(U(0x3F) << 7)
38 #define sw_sram_isointb			BIT(13)
39 #define sw_clk_dis			BIT(14)
40 #define sw_ckiso			BIT(15)
41 #define sw_pd				(U(0x3F) << 16)
42 #define sw_hot_plug_reset		BIT(22)
43 #define sw_pwr_on_override_en		BIT(23)
44 #define sw_pwr_on			BIT(24)
45 #define sw_coq_dis			BIT(25)
46 #define logic_pdbo_all_off_ack		BIT(26)
47 #define logic_pdbo_all_on_ack		BIT(27)
48 #define logic_pre2_pdbo_all_on_ack	BIT(28)
49 #define logic_pre1_pdbo_all_on_ack	BIT(29)
50 
51 
52 #define CPUSYSx_CPUx_SPMC_CTL(cluster, cpu) \
53 	(MCUCFG_REG(0x1c30) + cluster * 0x2000 + cpu * 4)
54 
55 #define CPUSYS0_CPU0_SPMC_CTL		MCUCFG_REG(0x1c30)
56 #define CPUSYS0_CPU1_SPMC_CTL		MCUCFG_REG(0x1c34)
57 #define CPUSYS0_CPU2_SPMC_CTL		MCUCFG_REG(0x1c38)
58 #define CPUSYS0_CPU3_SPMC_CTL		MCUCFG_REG(0x1c3C)
59 
60 #define CPUSYS1_CPU0_SPMC_CTL		MCUCFG_REG(0x3c30)
61 #define CPUSYS1_CPU1_SPMC_CTL		MCUCFG_REG(0x3c34)
62 #define CPUSYS1_CPU2_SPMC_CTL		MCUCFG_REG(0x3c38)
63 #define CPUSYS1_CPU3_SPMC_CTL		MCUCFG_REG(0x3c3C)
64 
65 #define cpu_sw_spark_en			BIT(0)
66 #define cpu_sw_no_wait_for_q_channel	BIT(1)
67 #define cpu_sw_fsm_override		BIT(2)
68 #define cpu_sw_logic_pre1_pdb		BIT(3)
69 #define cpu_sw_logic_pre2_pdb		BIT(4)
70 #define cpu_sw_logic_pdb		BIT(5)
71 #define cpu_sw_iso			BIT(6)
72 #define cpu_sw_sram_sleepb		BIT(7)
73 #define cpu_sw_sram_isointb		BIT(8)
74 #define cpu_sw_clk_dis			BIT(9)
75 #define cpu_sw_ckiso			BIT(10)
76 #define cpu_sw_pd			(U(0x1F) << 11)
77 #define cpu_sw_hot_plug_reset		BIT(16)
78 #define cpu_sw_powr_on_override_en	BIT(17)
79 #define cpu_sw_pwr_on			BIT(18)
80 #define cpu_spark2ldo_allswoff		BIT(19)
81 #define cpu_pdbo_all_on_ack		BIT(20)
82 #define cpu_pre2_pdbo_allon_ack		BIT(21)
83 #define cpu_pre1_pdbo_allon_ack		BIT(22)
84 
85 /* CPC related registers */
86 #define CPC_MCUSYS_CPC_OFF_THRES	MCUCFG_REG(0xa714)
87 #define CPC_MCUSYS_PWR_CTRL		MCUCFG_REG(0xa804)
88 #define CPC_MCUSYS_CPC_FLOW_CTRL_CFG	MCUCFG_REG(0xa814)
89 #define CPC_MCUSYS_LAST_CORE_REQ	MCUCFG_REG(0xa818)
90 #define CPC_MCUSYS_MP_LAST_CORE_RESP	MCUCFG_REG(0xa81c)
91 #define CPC_MCUSYS_LAST_CORE_RESP	MCUCFG_REG(0xa824)
92 #define CPC_MCUSYS_PWR_ON_MASK		MCUCFG_REG(0xa828)
93 #define CPC_MCUSYS_CPU_ON_SW_HINT_SET	MCUCFG_REG(0xa8a8)
94 #define CPC_MCUSYS_CPU_ON_SW_HINT_CLR	MCUCFG_REG(0xa8ac)
95 #define CPC_MCUSYS_CPC_DBG_SETTING	MCUCFG_REG(0xab00)
96 #define CPC_MCUSYS_CPC_KERNEL_TIME_L_BASE	MCUCFG_REG(0xab04)
97 #define CPC_MCUSYS_CPC_KERNEL_TIME_H_BASE	MCUCFG_REG(0xab08)
98 #define CPC_MCUSYS_CPC_SYSTEM_TIME_L_BASE	MCUCFG_REG(0xab0c)
99 #define CPC_MCUSYS_CPC_SYSTEM_TIME_H_BASE	MCUCFG_REG(0xab10)
100 #define CPC_MCUSYS_TRACE_SEL		MCUCFG_REG(0xab14)
101 #define CPC_MCUSYS_TRACE_DATA		MCUCFG_REG(0xab20)
102 #define CPC_MCUSYS_CLUSTER_COUNTER	MCUCFG_REG(0xab70)
103 #define CPC_MCUSYS_CLUSTER_COUNTER_CLR	MCUCFG_REG(0xab74)
104 
105 #define SPARK2LDO			MCUCFG_REG(0x2700)
106 /* APB Module mcucfg */
107 #define MP0_CA7_CACHE_CONFIG		MCUCFG_REG(0x000)
108 #define MP0_AXI_CONFIG			MCUCFG_REG(0x02C)
109 #define MP0_MISC_CONFIG0		MCUCFG_REG(0x030)
110 #define MP0_MISC_CONFIG1		MCUCFG_REG(0x034)
111 #define MP0_MISC_CONFIG2		MCUCFG_REG(0x038)
112 #define MP0_MISC_CONFIG_BOOT_ADDR(cpu)	(MP0_MISC_CONFIG2 + ((cpu) * 8))
113 #define MP0_MISC_CONFIG3		MCUCFG_REG(0x03C)
114 #define MP0_MISC_CONFIG9		MCUCFG_REG(0x054)
115 #define MP0_CA7_MISC_CONFIG		MCUCFG_REG(0x064)
116 
117 #define MP0_RW_RSVD0			MCUCFG_REG(0x06C)
118 
119 
120 #define MP1_CA7_CACHE_CONFIG		MCUCFG_REG(0x200)
121 #define MP1_AXI_CONFIG			MCUCFG_REG(0x22C)
122 #define MP1_MISC_CONFIG0		MCUCFG_REG(0x230)
123 #define MP1_MISC_CONFIG1		MCUCFG_REG(0x234)
124 #define MP1_MISC_CONFIG2		MCUCFG_REG(0x238)
125 #define MP1_MISC_CONFIG_BOOT_ADDR(cpu)	(MP1_MISC_CONFIG2 + ((cpu) * 8))
126 #define MP1_MISC_CONFIG3		MCUCFG_REG(0x23C)
127 #define MP1_MISC_CONFIG9		MCUCFG_REG(0x254)
128 #define MP1_CA7_MISC_CONFIG		MCUCFG_REG(0x264)
129 
130 #define CCI_ADB400_DCM_CONFIG		MCUCFG_REG(0x740)
131 #define SYNC_DCM_CONFIG			MCUCFG_REG(0x744)
132 
133 #define MP0_CLUSTER_CFG0		MCUCFG_REG(0xC8D0)
134 
135 #define MP0_SPMC			MCUCFG_REG(0x788)
136 #define MP1_SPMC			MCUCFG_REG(0x78C)
137 #define MP2_AXI_CONFIG			MCUCFG_REG(0x220C)
138 #define MP2_AXI_CONFIG_ACINACTM		BIT(0)
139 #define MP2_AXI_CONFIG_AINACTS		BIT(4)
140 
141 #define MPx_AXI_CONFIG_ACINACTM		BIT(4)
142 #define MPx_AXI_CONFIG_AINACTS		BIT(5)
143 
144 #define MPx_CA7_MISC_CONFIG_standbywfil2	BIT(28)
145 
146 #define MP0_CPU0_STANDBYWFE		BIT(20)
147 #define MP0_CPU1_STANDBYWFE		BIT(21)
148 #define MP0_CPU2_STANDBYWFE		BIT(22)
149 #define MP0_CPU3_STANDBYWFE		BIT(23)
150 
151 #define MP1_CPU0_STANDBYWFE		BIT(20)
152 #define MP1_CPU1_STANDBYWFE		BIT(21)
153 #define MP1_CPU2_STANDBYWFE		BIT(22)
154 #define MP1_CPU3_STANDBYWFE		BIT(23)
155 
156 #define CPUSYS0_SPARKVRETCNTRL		MCUCFG_REG(0x1c00)
157 #define CPUSYS0_SPARKEN			MCUCFG_REG(0x1c04)
158 #define CPUSYS0_AMUXSEL			MCUCFG_REG(0x1c08)
159 #define CPUSYS1_SPARKVRETCNTRL		MCUCFG_REG(0x3c00)
160 #define CPUSYS1_SPARKEN			MCUCFG_REG(0x3c04)
161 #define CPUSYS1_AMUXSEL			MCUCFG_REG(0x3c08)
162 
163 #define MP2_PWR_RST_CTL			MCUCFG_REG(0x2008)
164 #define MP2_PTP3_CPUTOP_SPMC0		MCUCFG_REG(0x22A0)
165 #define MP2_PTP3_CPUTOP_SPMC1		MCUCFG_REG(0x22A4)
166 
167 #define MP2_COQ				MCUCFG_REG(0x22BC)
168 #define MP2_COQ_SW_DIS			BIT(0)
169 
170 #define MP2_CA15M_MON_SEL		MCUCFG_REG(0x2400)
171 #define MP2_CA15M_MON_L			MCUCFG_REG(0x2404)
172 
173 #define CPUSYS2_CPU0_SPMC_CTL		MCUCFG_REG(0x2430)
174 #define CPUSYS2_CPU1_SPMC_CTL		MCUCFG_REG(0x2438)
175 #define CPUSYS2_CPU0_SPMC_STA		MCUCFG_REG(0x2434)
176 #define CPUSYS2_CPU1_SPMC_STA		MCUCFG_REG(0x243C)
177 
178 #define MP0_CA7L_DBG_PWR_CTRL		MCUCFG_REG(0x068)
179 #define MP1_CA7L_DBG_PWR_CTRL		MCUCFG_REG(0x268)
180 #define BIG_DBG_PWR_CTRL		MCUCFG_REG(0x75C)
181 
182 #define MP2_SW_RST_B			BIT(0)
183 #define MP2_TOPAON_APB_MASK		BIT(1)
184 
185 #define B_SW_HOT_PLUG_RESET		BIT(30)
186 
187 #define B_SW_PD_OFFSET			18U
188 #define B_SW_PD				(U(0x3f) << B_SW_PD_OFFSET)
189 
190 #define B_SW_SRAM_SLEEPB_OFFSET		12U
191 #define B_SW_SRAM_SLEEPB		(U(0x3f) << B_SW_SRAM_SLEEPB_OFFSET)
192 
193 #define B_SW_SRAM_ISOINTB		BIT(9)
194 #define B_SW_ISO			BIT(8)
195 #define B_SW_LOGIC_PDB			BIT(7)
196 #define B_SW_LOGIC_PRE2_PDB		BIT(6)
197 #define B_SW_LOGIC_PRE1_PDB		BIT(5)
198 #define B_SW_FSM_OVERRIDE		BIT(4)
199 #define B_SW_PWR_ON			BIT(3)
200 #define B_SW_PWR_ON_OVERRIDE_EN		BIT(2)
201 
202 #define B_FSM_STATE_OUT_OFFSET		(6U)
203 #define B_FSM_STATE_OUT_MASK		(U(0x1f) << B_FSM_STATE_OUT_OFFSET)
204 #define B_SW_LOGIC_PDBO_ALL_OFF_ACK	BIT(5)
205 #define B_SW_LOGIC_PDBO_ALL_ON_ACK	BIT(4)
206 #define B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK	BIT(3)
207 #define B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK	BIT(2)
208 
209 #define B_FSM_OFF			(0U << B_FSM_STATE_OUT_OFFSET)
210 #define B_FSM_ON			(1U << B_FSM_STATE_OUT_OFFSET)
211 #define B_FSM_RET			(2U << B_FSM_STATE_OUT_OFFSET)
212 
213 #ifndef __ASSEMBLER__
214 /* cpu boot mode */
215 enum {
216 	MP0_CPUCFG_64BIT_SHIFT = 12U,
217 	MP1_CPUCFG_64BIT_SHIFT = 28U,
218 	MP0_CPUCFG_64BIT = U(0xf) << MP0_CPUCFG_64BIT_SHIFT,
219 	MP1_CPUCFG_64BIT = U(0xf) << MP1_CPUCFG_64BIT_SHIFT
220 };
221 
222 enum {
223 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0U,
224 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4U,
225 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8U,
226 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12U,
227 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16U,
228 
229 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
230 		U(0xf) << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
231 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
232 		U(0xf) << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
233 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
234 		U(0xf) << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
235 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
236 		U(0xf) << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
237 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
238 		U(0xf) << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
239 };
240 
241 enum {
242 	MP1_AINACTS_SHIFT = 4U,
243 	MP1_AINACTS = 1U << MP1_AINACTS_SHIFT
244 };
245 
246 enum {
247 	MP1_SW_CG_GEN_SHIFT = 12U,
248 	MP1_SW_CG_GEN = 1U << MP1_SW_CG_GEN_SHIFT
249 };
250 
251 enum {
252 	MP1_L2RSTDISABLE_SHIFT = 14U,
253 	MP1_L2RSTDISABLE = 1U << MP1_L2RSTDISABLE_SHIFT
254 };
255 #endif /* __ASSEMBLER__ */
256 
257 #endif  /* MCUCFG_H */
258