10b57cec5SDimitry Andric //===-- HexagonISelDAGToDAG.cpp - A dag to dag inst selector for Hexagon --===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines an instruction selector for the Hexagon target.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "HexagonISelDAGToDAG.h"
14480093f4SDimitry Andric #include "Hexagon.h"
150b57cec5SDimitry Andric #include "HexagonISelLowering.h"
160b57cec5SDimitry Andric #include "HexagonMachineFunctionInfo.h"
170b57cec5SDimitry Andric #include "HexagonTargetMachine.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/FunctionLoweringInfo.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h"
210b57cec5SDimitry Andric #include "llvm/IR/Intrinsics.h"
22480093f4SDimitry Andric #include "llvm/IR/IntrinsicsHexagon.h"
230b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
240b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
250b57cec5SDimitry Andric using namespace llvm;
260b57cec5SDimitry Andric 
270b57cec5SDimitry Andric #define DEBUG_TYPE "hexagon-isel"
28bdd1243dSDimitry Andric #define PASS_NAME "Hexagon DAG->DAG Pattern Instruction Selection"
290b57cec5SDimitry Andric 
300b57cec5SDimitry Andric static
310b57cec5SDimitry Andric cl::opt<bool>
320b57cec5SDimitry Andric EnableAddressRebalancing("isel-rebalance-addr", cl::Hidden, cl::init(true),
330b57cec5SDimitry Andric   cl::desc("Rebalance address calculation trees to improve "
340b57cec5SDimitry Andric           "instruction selection"));
350b57cec5SDimitry Andric 
360b57cec5SDimitry Andric // Rebalance only if this allows e.g. combining a GA with an offset or
370b57cec5SDimitry Andric // factoring out a shift.
380b57cec5SDimitry Andric static
390b57cec5SDimitry Andric cl::opt<bool>
400b57cec5SDimitry Andric RebalanceOnlyForOptimizations("rebalance-only-opt", cl::Hidden, cl::init(false),
410b57cec5SDimitry Andric   cl::desc("Rebalance address tree only if this allows optimizations"));
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric static
440b57cec5SDimitry Andric cl::opt<bool>
450b57cec5SDimitry Andric RebalanceOnlyImbalancedTrees("rebalance-only-imbal", cl::Hidden,
460b57cec5SDimitry Andric   cl::init(false), cl::desc("Rebalance address tree only if it is imbalanced"));
470b57cec5SDimitry Andric 
480b57cec5SDimitry Andric static cl::opt<bool> CheckSingleUse("hexagon-isel-su", cl::Hidden,
490b57cec5SDimitry Andric   cl::init(true), cl::desc("Enable checking of SDNode's single-use status"));
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
520b57cec5SDimitry Andric // Instruction Selector Implementation
530b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
540b57cec5SDimitry Andric 
550b57cec5SDimitry Andric #define GET_DAGISEL_BODY HexagonDAGToDAGISel
560b57cec5SDimitry Andric #include "HexagonGenDAGISel.inc"
570b57cec5SDimitry Andric 
58fe6060f1SDimitry Andric namespace llvm {
590b57cec5SDimitry Andric /// createHexagonISelDag - This pass converts a legalized DAG into a
600b57cec5SDimitry Andric /// Hexagon-specific DAG, ready for instruction scheduling.
createHexagonISelDag(HexagonTargetMachine & TM,CodeGenOptLevel OptLevel)610b57cec5SDimitry Andric FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
625f757f3fSDimitry Andric                                    CodeGenOptLevel OptLevel) {
630b57cec5SDimitry Andric   return new HexagonDAGToDAGISel(TM, OptLevel);
640b57cec5SDimitry Andric }
650b57cec5SDimitry Andric }
660b57cec5SDimitry Andric 
67bdd1243dSDimitry Andric char HexagonDAGToDAGISel::ID = 0;
68bdd1243dSDimitry Andric 
INITIALIZE_PASS(HexagonDAGToDAGISel,DEBUG_TYPE,PASS_NAME,false,false)69bdd1243dSDimitry Andric INITIALIZE_PASS(HexagonDAGToDAGISel, DEBUG_TYPE, PASS_NAME, false, false)
70bdd1243dSDimitry Andric 
710b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectIndexedLoad(LoadSDNode *LD, const SDLoc &dl) {
720b57cec5SDimitry Andric   SDValue Chain = LD->getChain();
730b57cec5SDimitry Andric   SDValue Base = LD->getBasePtr();
740b57cec5SDimitry Andric   SDValue Offset = LD->getOffset();
750b57cec5SDimitry Andric   int32_t Inc = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
760b57cec5SDimitry Andric   EVT LoadedVT = LD->getMemoryVT();
770b57cec5SDimitry Andric   unsigned Opcode = 0;
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric   // Check for zero extended loads. Treat any-extend loads as zero extended
800b57cec5SDimitry Andric   // loads.
810b57cec5SDimitry Andric   ISD::LoadExtType ExtType = LD->getExtensionType();
820b57cec5SDimitry Andric   bool IsZeroExt = (ExtType == ISD::ZEXTLOAD || ExtType == ISD::EXTLOAD);
830b57cec5SDimitry Andric   bool IsValidInc = HII->isValidAutoIncImm(LoadedVT, Inc);
840b57cec5SDimitry Andric 
850b57cec5SDimitry Andric   assert(LoadedVT.isSimple());
860b57cec5SDimitry Andric   switch (LoadedVT.getSimpleVT().SimpleTy) {
870b57cec5SDimitry Andric   case MVT::i8:
880b57cec5SDimitry Andric     if (IsZeroExt)
890b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::L2_loadrub_pi : Hexagon::L2_loadrub_io;
900b57cec5SDimitry Andric     else
910b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::L2_loadrb_pi : Hexagon::L2_loadrb_io;
920b57cec5SDimitry Andric     break;
930b57cec5SDimitry Andric   case MVT::i16:
940b57cec5SDimitry Andric     if (IsZeroExt)
950b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::L2_loadruh_pi : Hexagon::L2_loadruh_io;
960b57cec5SDimitry Andric     else
970b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::L2_loadrh_pi : Hexagon::L2_loadrh_io;
980b57cec5SDimitry Andric     break;
990b57cec5SDimitry Andric   case MVT::i32:
1000b57cec5SDimitry Andric   case MVT::f32:
1010b57cec5SDimitry Andric   case MVT::v2i16:
1020b57cec5SDimitry Andric   case MVT::v4i8:
1030b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::L2_loadri_pi : Hexagon::L2_loadri_io;
1040b57cec5SDimitry Andric     break;
1050b57cec5SDimitry Andric   case MVT::i64:
1060b57cec5SDimitry Andric   case MVT::f64:
1070b57cec5SDimitry Andric   case MVT::v2i32:
1080b57cec5SDimitry Andric   case MVT::v4i16:
1090b57cec5SDimitry Andric   case MVT::v8i8:
1100b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::L2_loadrd_pi : Hexagon::L2_loadrd_io;
1110b57cec5SDimitry Andric     break;
1120b57cec5SDimitry Andric   case MVT::v64i8:
1130b57cec5SDimitry Andric   case MVT::v32i16:
1140b57cec5SDimitry Andric   case MVT::v16i32:
1150b57cec5SDimitry Andric   case MVT::v8i64:
1160b57cec5SDimitry Andric   case MVT::v128i8:
1170b57cec5SDimitry Andric   case MVT::v64i16:
1180b57cec5SDimitry Andric   case MVT::v32i32:
1190b57cec5SDimitry Andric   case MVT::v16i64:
1200b57cec5SDimitry Andric     if (isAlignedMemNode(LD)) {
1210b57cec5SDimitry Andric       if (LD->isNonTemporal())
1220b57cec5SDimitry Andric         Opcode = IsValidInc ? Hexagon::V6_vL32b_nt_pi : Hexagon::V6_vL32b_nt_ai;
1230b57cec5SDimitry Andric       else
1240b57cec5SDimitry Andric         Opcode = IsValidInc ? Hexagon::V6_vL32b_pi : Hexagon::V6_vL32b_ai;
1250b57cec5SDimitry Andric     } else {
1260b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::V6_vL32Ub_pi : Hexagon::V6_vL32Ub_ai;
1270b57cec5SDimitry Andric     }
1280b57cec5SDimitry Andric     break;
1290b57cec5SDimitry Andric   default:
1300b57cec5SDimitry Andric     llvm_unreachable("Unexpected memory type in indexed load");
1310b57cec5SDimitry Andric   }
1320b57cec5SDimitry Andric 
1330b57cec5SDimitry Andric   SDValue IncV = CurDAG->getTargetConstant(Inc, dl, MVT::i32);
1340b57cec5SDimitry Andric   MachineMemOperand *MemOp = LD->getMemOperand();
1350b57cec5SDimitry Andric 
1360b57cec5SDimitry Andric   auto getExt64 = [this,ExtType] (MachineSDNode *N, const SDLoc &dl)
1370b57cec5SDimitry Andric         -> MachineSDNode* {
1380b57cec5SDimitry Andric     if (ExtType == ISD::ZEXTLOAD || ExtType == ISD::EXTLOAD) {
1390b57cec5SDimitry Andric       SDValue Zero = CurDAG->getTargetConstant(0, dl, MVT::i32);
1400b57cec5SDimitry Andric       return CurDAG->getMachineNode(Hexagon::A4_combineir, dl, MVT::i64,
1410b57cec5SDimitry Andric                                     Zero, SDValue(N, 0));
1420b57cec5SDimitry Andric     }
1430b57cec5SDimitry Andric     if (ExtType == ISD::SEXTLOAD)
1440b57cec5SDimitry Andric       return CurDAG->getMachineNode(Hexagon::A2_sxtw, dl, MVT::i64,
1450b57cec5SDimitry Andric                                     SDValue(N, 0));
1460b57cec5SDimitry Andric     return N;
1470b57cec5SDimitry Andric   };
1480b57cec5SDimitry Andric 
1490b57cec5SDimitry Andric   //                  Loaded value   Next address   Chain
1500b57cec5SDimitry Andric   SDValue From[3] = { SDValue(LD,0), SDValue(LD,1), SDValue(LD,2) };
1510b57cec5SDimitry Andric   SDValue To[3];
1520b57cec5SDimitry Andric 
1530b57cec5SDimitry Andric   EVT ValueVT = LD->getValueType(0);
1540b57cec5SDimitry Andric   if (ValueVT == MVT::i64 && ExtType != ISD::NON_EXTLOAD) {
1550b57cec5SDimitry Andric     // A load extending to i64 will actually produce i32, which will then
1560b57cec5SDimitry Andric     // need to be extended to i64.
1570b57cec5SDimitry Andric     assert(LoadedVT.getSizeInBits() <= 32);
1580b57cec5SDimitry Andric     ValueVT = MVT::i32;
1590b57cec5SDimitry Andric   }
1600b57cec5SDimitry Andric 
1610b57cec5SDimitry Andric   if (IsValidInc) {
1620b57cec5SDimitry Andric     MachineSDNode *L = CurDAG->getMachineNode(Opcode, dl, ValueVT,
1630b57cec5SDimitry Andric                                               MVT::i32, MVT::Other, Base,
1640b57cec5SDimitry Andric                                               IncV, Chain);
1650b57cec5SDimitry Andric     CurDAG->setNodeMemRefs(L, {MemOp});
1660b57cec5SDimitry Andric     To[1] = SDValue(L, 1); // Next address.
1670b57cec5SDimitry Andric     To[2] = SDValue(L, 2); // Chain.
1680b57cec5SDimitry Andric     // Handle special case for extension to i64.
1690b57cec5SDimitry Andric     if (LD->getValueType(0) == MVT::i64)
1700b57cec5SDimitry Andric       L = getExt64(L, dl);
1710b57cec5SDimitry Andric     To[0] = SDValue(L, 0); // Loaded (extended) value.
1720b57cec5SDimitry Andric   } else {
1730b57cec5SDimitry Andric     SDValue Zero = CurDAG->getTargetConstant(0, dl, MVT::i32);
1740b57cec5SDimitry Andric     MachineSDNode *L = CurDAG->getMachineNode(Opcode, dl, ValueVT, MVT::Other,
1750b57cec5SDimitry Andric                                               Base, Zero, Chain);
1760b57cec5SDimitry Andric     CurDAG->setNodeMemRefs(L, {MemOp});
1770b57cec5SDimitry Andric     To[2] = SDValue(L, 1); // Chain.
1780b57cec5SDimitry Andric     MachineSDNode *A = CurDAG->getMachineNode(Hexagon::A2_addi, dl, MVT::i32,
1790b57cec5SDimitry Andric                                               Base, IncV);
1800b57cec5SDimitry Andric     To[1] = SDValue(A, 0); // Next address.
1810b57cec5SDimitry Andric     // Handle special case for extension to i64.
1820b57cec5SDimitry Andric     if (LD->getValueType(0) == MVT::i64)
1830b57cec5SDimitry Andric       L = getExt64(L, dl);
1840b57cec5SDimitry Andric     To[0] = SDValue(L, 0); // Loaded (extended) value.
1850b57cec5SDimitry Andric   }
1860b57cec5SDimitry Andric   ReplaceUses(From, To, 3);
1870b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(LD);
1880b57cec5SDimitry Andric }
1890b57cec5SDimitry Andric 
LoadInstrForLoadIntrinsic(SDNode * IntN)1900b57cec5SDimitry Andric MachineSDNode *HexagonDAGToDAGISel::LoadInstrForLoadIntrinsic(SDNode *IntN) {
1910b57cec5SDimitry Andric   if (IntN->getOpcode() != ISD::INTRINSIC_W_CHAIN)
1920b57cec5SDimitry Andric     return nullptr;
1930b57cec5SDimitry Andric 
1940b57cec5SDimitry Andric   SDLoc dl(IntN);
195647cbc5dSDimitry Andric   unsigned IntNo = IntN->getConstantOperandVal(1);
1960b57cec5SDimitry Andric 
1970b57cec5SDimitry Andric   static std::map<unsigned,unsigned> LoadPciMap = {
1980b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_ldb,  Hexagon::L2_loadrb_pci  },
1990b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_ldub, Hexagon::L2_loadrub_pci },
2000b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_ldh,  Hexagon::L2_loadrh_pci  },
2010b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_lduh, Hexagon::L2_loadruh_pci },
2020b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_ldw,  Hexagon::L2_loadri_pci  },
2030b57cec5SDimitry Andric     { Intrinsic::hexagon_circ_ldd,  Hexagon::L2_loadrd_pci  },
2040b57cec5SDimitry Andric   };
2050b57cec5SDimitry Andric   auto FLC = LoadPciMap.find(IntNo);
2060b57cec5SDimitry Andric   if (FLC != LoadPciMap.end()) {
2070b57cec5SDimitry Andric     EVT ValTy = (IntNo == Intrinsic::hexagon_circ_ldd) ? MVT::i64 : MVT::i32;
2080b57cec5SDimitry Andric     EVT RTys[] = { ValTy, MVT::i32, MVT::Other };
2090b57cec5SDimitry Andric     // Operands: { Base, Increment, Modifier, Chain }
2100b57cec5SDimitry Andric     auto Inc = cast<ConstantSDNode>(IntN->getOperand(5));
2110b57cec5SDimitry Andric     SDValue I = CurDAG->getTargetConstant(Inc->getSExtValue(), dl, MVT::i32);
2120b57cec5SDimitry Andric     MachineSDNode *Res = CurDAG->getMachineNode(FLC->second, dl, RTys,
2130b57cec5SDimitry Andric           { IntN->getOperand(2), I, IntN->getOperand(4),
2140b57cec5SDimitry Andric             IntN->getOperand(0) });
2150b57cec5SDimitry Andric     return Res;
2160b57cec5SDimitry Andric   }
2170b57cec5SDimitry Andric 
2180b57cec5SDimitry Andric   return nullptr;
2190b57cec5SDimitry Andric }
2200b57cec5SDimitry Andric 
StoreInstrForLoadIntrinsic(MachineSDNode * LoadN,SDNode * IntN)2210b57cec5SDimitry Andric SDNode *HexagonDAGToDAGISel::StoreInstrForLoadIntrinsic(MachineSDNode *LoadN,
2220b57cec5SDimitry Andric       SDNode *IntN) {
2230b57cec5SDimitry Andric   // The "LoadN" is just a machine load instruction. The intrinsic also
2240b57cec5SDimitry Andric   // involves storing it. Generate an appropriate store to the location
2250b57cec5SDimitry Andric   // given in the intrinsic's operand(3).
2260b57cec5SDimitry Andric   uint64_t F = HII->get(LoadN->getMachineOpcode()).TSFlags;
2270b57cec5SDimitry Andric   unsigned SizeBits = (F >> HexagonII::MemAccessSizePos) &
2280b57cec5SDimitry Andric                       HexagonII::MemAccesSizeMask;
2290b57cec5SDimitry Andric   unsigned Size = 1U << (SizeBits-1);
2300b57cec5SDimitry Andric 
2310b57cec5SDimitry Andric   SDLoc dl(IntN);
2320b57cec5SDimitry Andric   MachinePointerInfo PI;
2330b57cec5SDimitry Andric   SDValue TS;
2340b57cec5SDimitry Andric   SDValue Loc = IntN->getOperand(3);
2350b57cec5SDimitry Andric 
2360b57cec5SDimitry Andric   if (Size >= 4)
2370b57cec5SDimitry Andric     TS = CurDAG->getStore(SDValue(LoadN, 2), dl, SDValue(LoadN, 0), Loc, PI,
238e8d8bef9SDimitry Andric                           Align(Size));
2390b57cec5SDimitry Andric   else
2400b57cec5SDimitry Andric     TS = CurDAG->getTruncStore(SDValue(LoadN, 2), dl, SDValue(LoadN, 0), Loc,
241e8d8bef9SDimitry Andric                                PI, MVT::getIntegerVT(Size * 8), Align(Size));
2420b57cec5SDimitry Andric 
2430b57cec5SDimitry Andric   SDNode *StoreN;
2440b57cec5SDimitry Andric   {
2450b57cec5SDimitry Andric     HandleSDNode Handle(TS);
2460b57cec5SDimitry Andric     SelectStore(TS.getNode());
2470b57cec5SDimitry Andric     StoreN = Handle.getValue().getNode();
2480b57cec5SDimitry Andric   }
2490b57cec5SDimitry Andric 
2500b57cec5SDimitry Andric   // Load's results are { Loaded value, Updated pointer, Chain }
2510b57cec5SDimitry Andric   ReplaceUses(SDValue(IntN, 0), SDValue(LoadN, 1));
2520b57cec5SDimitry Andric   ReplaceUses(SDValue(IntN, 1), SDValue(StoreN, 0));
2530b57cec5SDimitry Andric   return StoreN;
2540b57cec5SDimitry Andric }
2550b57cec5SDimitry Andric 
tryLoadOfLoadIntrinsic(LoadSDNode * N)2560b57cec5SDimitry Andric bool HexagonDAGToDAGISel::tryLoadOfLoadIntrinsic(LoadSDNode *N) {
2570b57cec5SDimitry Andric   // The intrinsics for load circ/brev perform two operations:
2580b57cec5SDimitry Andric   // 1. Load a value V from the specified location, using the addressing
2590b57cec5SDimitry Andric   //    mode corresponding to the intrinsic.
2600b57cec5SDimitry Andric   // 2. Store V into a specified location. This location is typically a
2610b57cec5SDimitry Andric   //    local, temporary object.
2620b57cec5SDimitry Andric   // In many cases, the program using these intrinsics will immediately
2630b57cec5SDimitry Andric   // load V again from the local object. In those cases, when certain
2640b57cec5SDimitry Andric   // conditions are met, the last load can be removed.
2650b57cec5SDimitry Andric   // This function identifies and optimizes this pattern. If the pattern
2660b57cec5SDimitry Andric   // cannot be optimized, it returns nullptr, which will cause the load
2670b57cec5SDimitry Andric   // to be selected separately from the intrinsic (which will be handled
2680b57cec5SDimitry Andric   // in SelectIntrinsicWChain).
2690b57cec5SDimitry Andric 
2700b57cec5SDimitry Andric   SDValue Ch = N->getOperand(0);
2710b57cec5SDimitry Andric   SDValue Loc = N->getOperand(1);
2720b57cec5SDimitry Andric 
2730b57cec5SDimitry Andric   // Assume that the load and the intrinsic are connected directly with a
2740b57cec5SDimitry Andric   // chain:
2750b57cec5SDimitry Andric   //   t1: i32,ch = int.load ..., ..., ..., Loc, ...    // <-- C
2760b57cec5SDimitry Andric   //   t2: i32,ch = load t1:1, Loc, ...
2770b57cec5SDimitry Andric   SDNode *C = Ch.getNode();
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric   if (C->getOpcode() != ISD::INTRINSIC_W_CHAIN)
2800b57cec5SDimitry Andric     return false;
2810b57cec5SDimitry Andric 
2820b57cec5SDimitry Andric   // The second load can only be eliminated if its extension type matches
2830b57cec5SDimitry Andric   // that of the load instruction corresponding to the intrinsic. The user
2840b57cec5SDimitry Andric   // can provide an address of an unsigned variable to store the result of
2850b57cec5SDimitry Andric   // a sign-extending intrinsic into (or the other way around).
2860b57cec5SDimitry Andric   ISD::LoadExtType IntExt;
287647cbc5dSDimitry Andric   switch (C->getConstantOperandVal(1)) {
2880b57cec5SDimitry Andric   case Intrinsic::hexagon_circ_ldub:
2890b57cec5SDimitry Andric   case Intrinsic::hexagon_circ_lduh:
2900b57cec5SDimitry Andric     IntExt = ISD::ZEXTLOAD;
2910b57cec5SDimitry Andric     break;
2920b57cec5SDimitry Andric   case Intrinsic::hexagon_circ_ldw:
2930b57cec5SDimitry Andric   case Intrinsic::hexagon_circ_ldd:
2940b57cec5SDimitry Andric     IntExt = ISD::NON_EXTLOAD;
2950b57cec5SDimitry Andric     break;
2960b57cec5SDimitry Andric   default:
2970b57cec5SDimitry Andric     IntExt = ISD::SEXTLOAD;
2980b57cec5SDimitry Andric     break;
2990b57cec5SDimitry Andric   }
3000b57cec5SDimitry Andric   if (N->getExtensionType() != IntExt)
3010b57cec5SDimitry Andric     return false;
3020b57cec5SDimitry Andric 
3030b57cec5SDimitry Andric   // Make sure the target location for the loaded value in the load intrinsic
3040b57cec5SDimitry Andric   // is the location from which LD (or N) is loading.
3050b57cec5SDimitry Andric   if (C->getNumOperands() < 4 || Loc.getNode() != C->getOperand(3).getNode())
3060b57cec5SDimitry Andric     return false;
3070b57cec5SDimitry Andric 
3080b57cec5SDimitry Andric   if (MachineSDNode *L = LoadInstrForLoadIntrinsic(C)) {
3090b57cec5SDimitry Andric     SDNode *S = StoreInstrForLoadIntrinsic(L, C);
3100b57cec5SDimitry Andric     SDValue F[] = { SDValue(N,0), SDValue(N,1), SDValue(C,0), SDValue(C,1) };
3110b57cec5SDimitry Andric     SDValue T[] = { SDValue(L,0), SDValue(S,0), SDValue(L,1), SDValue(S,0) };
312bdd1243dSDimitry Andric     ReplaceUses(F, T, std::size(T));
3130b57cec5SDimitry Andric     // This transformation will leave the intrinsic dead. If it remains in
3140b57cec5SDimitry Andric     // the DAG, the selection code will see it again, but without the load,
3150b57cec5SDimitry Andric     // and it will generate a store that is normally required for it.
3160b57cec5SDimitry Andric     CurDAG->RemoveDeadNode(C);
3170b57cec5SDimitry Andric     return true;
3180b57cec5SDimitry Andric   }
3190b57cec5SDimitry Andric   return false;
3200b57cec5SDimitry Andric }
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric // Convert the bit-reverse load intrinsic to appropriate target instruction.
SelectBrevLdIntrinsic(SDNode * IntN)3230b57cec5SDimitry Andric bool HexagonDAGToDAGISel::SelectBrevLdIntrinsic(SDNode *IntN) {
3240b57cec5SDimitry Andric   if (IntN->getOpcode() != ISD::INTRINSIC_W_CHAIN)
3250b57cec5SDimitry Andric     return false;
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric   const SDLoc &dl(IntN);
328647cbc5dSDimitry Andric   unsigned IntNo = IntN->getConstantOperandVal(1);
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric   static const std::map<unsigned, unsigned> LoadBrevMap = {
3310b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrb_pbr, Hexagon::L2_loadrb_pbr },
3320b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrub_pbr, Hexagon::L2_loadrub_pbr },
3330b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrh_pbr, Hexagon::L2_loadrh_pbr },
3340b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadruh_pbr, Hexagon::L2_loadruh_pbr },
3350b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadri_pbr, Hexagon::L2_loadri_pbr },
3360b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrd_pbr, Hexagon::L2_loadrd_pbr }
3370b57cec5SDimitry Andric   };
3380b57cec5SDimitry Andric   auto FLI = LoadBrevMap.find(IntNo);
3390b57cec5SDimitry Andric   if (FLI != LoadBrevMap.end()) {
3400b57cec5SDimitry Andric     EVT ValTy =
3410b57cec5SDimitry Andric         (IntNo == Intrinsic::hexagon_L2_loadrd_pbr) ? MVT::i64 : MVT::i32;
3420b57cec5SDimitry Andric     EVT RTys[] = { ValTy, MVT::i32, MVT::Other };
3430b57cec5SDimitry Andric     // Operands of Intrinsic: {chain, enum ID of intrinsic, baseptr,
3440b57cec5SDimitry Andric     // modifier}.
3450b57cec5SDimitry Andric     // Operands of target instruction: { Base, Modifier, Chain }.
3460b57cec5SDimitry Andric     MachineSDNode *Res = CurDAG->getMachineNode(
3470b57cec5SDimitry Andric         FLI->second, dl, RTys,
3480b57cec5SDimitry Andric         {IntN->getOperand(2), IntN->getOperand(3), IntN->getOperand(0)});
3490b57cec5SDimitry Andric 
3500b57cec5SDimitry Andric     MachineMemOperand *MemOp = cast<MemIntrinsicSDNode>(IntN)->getMemOperand();
3510b57cec5SDimitry Andric     CurDAG->setNodeMemRefs(Res, {MemOp});
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 0), SDValue(Res, 0));
3540b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 1), SDValue(Res, 1));
3550b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 2), SDValue(Res, 2));
3560b57cec5SDimitry Andric     CurDAG->RemoveDeadNode(IntN);
3570b57cec5SDimitry Andric     return true;
3580b57cec5SDimitry Andric   }
3590b57cec5SDimitry Andric   return false;
3600b57cec5SDimitry Andric }
3610b57cec5SDimitry Andric 
362bdd1243dSDimitry Andric /// Generate a machine instruction node for the new circular buffer intrinsics.
3630b57cec5SDimitry Andric /// The new versions use a CSx register instead of the K field.
SelectNewCircIntrinsic(SDNode * IntN)3640b57cec5SDimitry Andric bool HexagonDAGToDAGISel::SelectNewCircIntrinsic(SDNode *IntN) {
3650b57cec5SDimitry Andric   if (IntN->getOpcode() != ISD::INTRINSIC_W_CHAIN)
3660b57cec5SDimitry Andric     return false;
3670b57cec5SDimitry Andric 
3680b57cec5SDimitry Andric   SDLoc DL(IntN);
369647cbc5dSDimitry Andric   unsigned IntNo = IntN->getConstantOperandVal(1);
3700b57cec5SDimitry Andric   SmallVector<SDValue, 7> Ops;
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric   static std::map<unsigned,unsigned> LoadNPcMap = {
3730b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrub_pci, Hexagon::PS_loadrub_pci },
3740b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrb_pci, Hexagon::PS_loadrb_pci },
3750b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadruh_pci, Hexagon::PS_loadruh_pci },
3760b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrh_pci, Hexagon::PS_loadrh_pci },
3770b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadri_pci, Hexagon::PS_loadri_pci },
3780b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrd_pci, Hexagon::PS_loadrd_pci },
3790b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrub_pcr, Hexagon::PS_loadrub_pcr },
3800b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrb_pcr, Hexagon::PS_loadrb_pcr },
3810b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadruh_pcr, Hexagon::PS_loadruh_pcr },
3820b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrh_pcr, Hexagon::PS_loadrh_pcr },
3830b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadri_pcr, Hexagon::PS_loadri_pcr },
3840b57cec5SDimitry Andric     { Intrinsic::hexagon_L2_loadrd_pcr, Hexagon::PS_loadrd_pcr }
3850b57cec5SDimitry Andric   };
3860b57cec5SDimitry Andric   auto FLI = LoadNPcMap.find (IntNo);
3870b57cec5SDimitry Andric   if (FLI != LoadNPcMap.end()) {
3880b57cec5SDimitry Andric     EVT ValTy = MVT::i32;
3890b57cec5SDimitry Andric     if (IntNo == Intrinsic::hexagon_L2_loadrd_pci ||
3900b57cec5SDimitry Andric         IntNo == Intrinsic::hexagon_L2_loadrd_pcr)
3910b57cec5SDimitry Andric       ValTy = MVT::i64;
3920b57cec5SDimitry Andric     EVT RTys[] = { ValTy, MVT::i32, MVT::Other };
3930b57cec5SDimitry Andric     // Handle load.*_pci case which has 6 operands.
3940b57cec5SDimitry Andric     if (IntN->getNumOperands() == 6) {
3950b57cec5SDimitry Andric       auto Inc = cast<ConstantSDNode>(IntN->getOperand(3));
3960b57cec5SDimitry Andric       SDValue I = CurDAG->getTargetConstant(Inc->getSExtValue(), DL, MVT::i32);
3970b57cec5SDimitry Andric       // Operands: { Base, Increment, Modifier, Start, Chain }.
3980b57cec5SDimitry Andric       Ops = { IntN->getOperand(2), I, IntN->getOperand(4), IntN->getOperand(5),
3990b57cec5SDimitry Andric               IntN->getOperand(0) };
4000b57cec5SDimitry Andric     } else
4010b57cec5SDimitry Andric       // Handle load.*_pcr case which has 5 operands.
4020b57cec5SDimitry Andric       // Operands: { Base, Modifier, Start, Chain }.
4030b57cec5SDimitry Andric       Ops = { IntN->getOperand(2), IntN->getOperand(3), IntN->getOperand(4),
4040b57cec5SDimitry Andric               IntN->getOperand(0) };
4050b57cec5SDimitry Andric     MachineSDNode *Res = CurDAG->getMachineNode(FLI->second, DL, RTys, Ops);
4060b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 0), SDValue(Res, 0));
4070b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 1), SDValue(Res, 1));
4080b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 2), SDValue(Res, 2));
4090b57cec5SDimitry Andric     CurDAG->RemoveDeadNode(IntN);
4100b57cec5SDimitry Andric     return true;
4110b57cec5SDimitry Andric   }
4120b57cec5SDimitry Andric 
4130b57cec5SDimitry Andric   static std::map<unsigned,unsigned> StoreNPcMap = {
4140b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerb_pci, Hexagon::PS_storerb_pci },
4150b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerh_pci, Hexagon::PS_storerh_pci },
4160b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerf_pci, Hexagon::PS_storerf_pci },
4170b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storeri_pci, Hexagon::PS_storeri_pci },
4180b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerd_pci, Hexagon::PS_storerd_pci },
4190b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerb_pcr, Hexagon::PS_storerb_pcr },
4200b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerh_pcr, Hexagon::PS_storerh_pcr },
4210b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerf_pcr, Hexagon::PS_storerf_pcr },
4220b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storeri_pcr, Hexagon::PS_storeri_pcr },
4230b57cec5SDimitry Andric     { Intrinsic::hexagon_S2_storerd_pcr, Hexagon::PS_storerd_pcr }
4240b57cec5SDimitry Andric   };
4250b57cec5SDimitry Andric   auto FSI = StoreNPcMap.find (IntNo);
4260b57cec5SDimitry Andric   if (FSI != StoreNPcMap.end()) {
4270b57cec5SDimitry Andric     EVT RTys[] = { MVT::i32, MVT::Other };
4280b57cec5SDimitry Andric     // Handle store.*_pci case which has 7 operands.
4290b57cec5SDimitry Andric     if (IntN->getNumOperands() == 7) {
4300b57cec5SDimitry Andric       auto Inc = cast<ConstantSDNode>(IntN->getOperand(3));
4310b57cec5SDimitry Andric       SDValue I = CurDAG->getTargetConstant(Inc->getSExtValue(), DL, MVT::i32);
4320b57cec5SDimitry Andric       // Operands: { Base, Increment, Modifier, Value, Start, Chain }.
4330b57cec5SDimitry Andric       Ops = { IntN->getOperand(2), I, IntN->getOperand(4), IntN->getOperand(5),
4340b57cec5SDimitry Andric               IntN->getOperand(6), IntN->getOperand(0) };
4350b57cec5SDimitry Andric     } else
4360b57cec5SDimitry Andric       // Handle store.*_pcr case which has 6 operands.
4370b57cec5SDimitry Andric       // Operands: { Base, Modifier, Value, Start, Chain }.
4380b57cec5SDimitry Andric       Ops = { IntN->getOperand(2), IntN->getOperand(3), IntN->getOperand(4),
4390b57cec5SDimitry Andric               IntN->getOperand(5), IntN->getOperand(0) };
4400b57cec5SDimitry Andric     MachineSDNode *Res = CurDAG->getMachineNode(FSI->second, DL, RTys, Ops);
4410b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 0), SDValue(Res, 0));
4420b57cec5SDimitry Andric     ReplaceUses(SDValue(IntN, 1), SDValue(Res, 1));
4430b57cec5SDimitry Andric     CurDAG->RemoveDeadNode(IntN);
4440b57cec5SDimitry Andric     return true;
4450b57cec5SDimitry Andric   }
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric   return false;
4480b57cec5SDimitry Andric }
4490b57cec5SDimitry Andric 
SelectLoad(SDNode * N)4500b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectLoad(SDNode *N) {
4510b57cec5SDimitry Andric   SDLoc dl(N);
4520b57cec5SDimitry Andric   LoadSDNode *LD = cast<LoadSDNode>(N);
4530b57cec5SDimitry Andric 
4540b57cec5SDimitry Andric   // Handle indexed loads.
4550b57cec5SDimitry Andric   ISD::MemIndexedMode AM = LD->getAddressingMode();
4560b57cec5SDimitry Andric   if (AM != ISD::UNINDEXED) {
4570b57cec5SDimitry Andric     SelectIndexedLoad(LD, dl);
4580b57cec5SDimitry Andric     return;
4590b57cec5SDimitry Andric   }
4600b57cec5SDimitry Andric 
4610b57cec5SDimitry Andric   // Handle patterns using circ/brev load intrinsics.
4620b57cec5SDimitry Andric   if (tryLoadOfLoadIntrinsic(LD))
4630b57cec5SDimitry Andric     return;
4640b57cec5SDimitry Andric 
4650b57cec5SDimitry Andric   SelectCode(LD);
4660b57cec5SDimitry Andric }
4670b57cec5SDimitry Andric 
SelectIndexedStore(StoreSDNode * ST,const SDLoc & dl)4680b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectIndexedStore(StoreSDNode *ST, const SDLoc &dl) {
4690b57cec5SDimitry Andric   SDValue Chain = ST->getChain();
4700b57cec5SDimitry Andric   SDValue Base = ST->getBasePtr();
4710b57cec5SDimitry Andric   SDValue Offset = ST->getOffset();
4720b57cec5SDimitry Andric   SDValue Value = ST->getValue();
4730b57cec5SDimitry Andric   // Get the constant value.
4740b57cec5SDimitry Andric   int32_t Inc = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
4750b57cec5SDimitry Andric   EVT StoredVT = ST->getMemoryVT();
4760b57cec5SDimitry Andric   EVT ValueVT = Value.getValueType();
4770b57cec5SDimitry Andric 
4780b57cec5SDimitry Andric   bool IsValidInc = HII->isValidAutoIncImm(StoredVT, Inc);
4790b57cec5SDimitry Andric   unsigned Opcode = 0;
4800b57cec5SDimitry Andric 
4810b57cec5SDimitry Andric   assert(StoredVT.isSimple());
4820b57cec5SDimitry Andric   switch (StoredVT.getSimpleVT().SimpleTy) {
4830b57cec5SDimitry Andric   case MVT::i8:
4840b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::S2_storerb_pi : Hexagon::S2_storerb_io;
4850b57cec5SDimitry Andric     break;
4860b57cec5SDimitry Andric   case MVT::i16:
4870b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::S2_storerh_pi : Hexagon::S2_storerh_io;
4880b57cec5SDimitry Andric     break;
4890b57cec5SDimitry Andric   case MVT::i32:
4900b57cec5SDimitry Andric   case MVT::f32:
4910b57cec5SDimitry Andric   case MVT::v2i16:
4920b57cec5SDimitry Andric   case MVT::v4i8:
4930b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::S2_storeri_pi : Hexagon::S2_storeri_io;
4940b57cec5SDimitry Andric     break;
4950b57cec5SDimitry Andric   case MVT::i64:
4960b57cec5SDimitry Andric   case MVT::f64:
4970b57cec5SDimitry Andric   case MVT::v2i32:
4980b57cec5SDimitry Andric   case MVT::v4i16:
4990b57cec5SDimitry Andric   case MVT::v8i8:
5000b57cec5SDimitry Andric     Opcode = IsValidInc ? Hexagon::S2_storerd_pi : Hexagon::S2_storerd_io;
5010b57cec5SDimitry Andric     break;
5020b57cec5SDimitry Andric   case MVT::v64i8:
5030b57cec5SDimitry Andric   case MVT::v32i16:
5040b57cec5SDimitry Andric   case MVT::v16i32:
5050b57cec5SDimitry Andric   case MVT::v8i64:
5060b57cec5SDimitry Andric   case MVT::v128i8:
5070b57cec5SDimitry Andric   case MVT::v64i16:
5080b57cec5SDimitry Andric   case MVT::v32i32:
5090b57cec5SDimitry Andric   case MVT::v16i64:
5100b57cec5SDimitry Andric     if (isAlignedMemNode(ST)) {
5110b57cec5SDimitry Andric       if (ST->isNonTemporal())
5120b57cec5SDimitry Andric         Opcode = IsValidInc ? Hexagon::V6_vS32b_nt_pi : Hexagon::V6_vS32b_nt_ai;
5130b57cec5SDimitry Andric       else
5140b57cec5SDimitry Andric         Opcode = IsValidInc ? Hexagon::V6_vS32b_pi : Hexagon::V6_vS32b_ai;
5150b57cec5SDimitry Andric     } else {
5160b57cec5SDimitry Andric       Opcode = IsValidInc ? Hexagon::V6_vS32Ub_pi : Hexagon::V6_vS32Ub_ai;
5170b57cec5SDimitry Andric     }
5180b57cec5SDimitry Andric     break;
5190b57cec5SDimitry Andric   default:
5200b57cec5SDimitry Andric     llvm_unreachable("Unexpected memory type in indexed store");
5210b57cec5SDimitry Andric   }
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric   if (ST->isTruncatingStore() && ValueVT.getSizeInBits() == 64) {
5240b57cec5SDimitry Andric     assert(StoredVT.getSizeInBits() < 64 && "Not a truncating store");
5250b57cec5SDimitry Andric     Value = CurDAG->getTargetExtractSubreg(Hexagon::isub_lo,
5260b57cec5SDimitry Andric                                            dl, MVT::i32, Value);
5270b57cec5SDimitry Andric   }
5280b57cec5SDimitry Andric 
5290b57cec5SDimitry Andric   SDValue IncV = CurDAG->getTargetConstant(Inc, dl, MVT::i32);
5300b57cec5SDimitry Andric   MachineMemOperand *MemOp = ST->getMemOperand();
5310b57cec5SDimitry Andric 
5320b57cec5SDimitry Andric   //                  Next address   Chain
5330b57cec5SDimitry Andric   SDValue From[2] = { SDValue(ST,0), SDValue(ST,1) };
5340b57cec5SDimitry Andric   SDValue To[2];
5350b57cec5SDimitry Andric 
5360b57cec5SDimitry Andric   if (IsValidInc) {
5370b57cec5SDimitry Andric     // Build post increment store.
5380b57cec5SDimitry Andric     SDValue Ops[] = { Base, IncV, Value, Chain };
5390b57cec5SDimitry Andric     MachineSDNode *S = CurDAG->getMachineNode(Opcode, dl, MVT::i32, MVT::Other,
5400b57cec5SDimitry Andric                                               Ops);
5410b57cec5SDimitry Andric     CurDAG->setNodeMemRefs(S, {MemOp});
5420b57cec5SDimitry Andric     To[0] = SDValue(S, 0);
5430b57cec5SDimitry Andric     To[1] = SDValue(S, 1);
5440b57cec5SDimitry Andric   } else {
5450b57cec5SDimitry Andric     SDValue Zero = CurDAG->getTargetConstant(0, dl, MVT::i32);
5460b57cec5SDimitry Andric     SDValue Ops[] = { Base, Zero, Value, Chain };
5470b57cec5SDimitry Andric     MachineSDNode *S = CurDAG->getMachineNode(Opcode, dl, MVT::Other, Ops);
5480b57cec5SDimitry Andric     CurDAG->setNodeMemRefs(S, {MemOp});
5490b57cec5SDimitry Andric     To[1] = SDValue(S, 0);
5500b57cec5SDimitry Andric     MachineSDNode *A = CurDAG->getMachineNode(Hexagon::A2_addi, dl, MVT::i32,
5510b57cec5SDimitry Andric                                               Base, IncV);
5520b57cec5SDimitry Andric     To[0] = SDValue(A, 0);
5530b57cec5SDimitry Andric   }
5540b57cec5SDimitry Andric 
5550b57cec5SDimitry Andric   ReplaceUses(From, To, 2);
5560b57cec5SDimitry Andric   CurDAG->RemoveDeadNode(ST);
5570b57cec5SDimitry Andric }
5580b57cec5SDimitry Andric 
SelectStore(SDNode * N)5590b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectStore(SDNode *N) {
5600b57cec5SDimitry Andric   SDLoc dl(N);
5610b57cec5SDimitry Andric   StoreSDNode *ST = cast<StoreSDNode>(N);
5620b57cec5SDimitry Andric 
5630b57cec5SDimitry Andric   // Handle indexed stores.
5640b57cec5SDimitry Andric   ISD::MemIndexedMode AM = ST->getAddressingMode();
5650b57cec5SDimitry Andric   if (AM != ISD::UNINDEXED) {
5660b57cec5SDimitry Andric     SelectIndexedStore(ST, dl);
5670b57cec5SDimitry Andric     return;
5680b57cec5SDimitry Andric   }
5690b57cec5SDimitry Andric 
5700b57cec5SDimitry Andric   SelectCode(ST);
5710b57cec5SDimitry Andric }
5720b57cec5SDimitry Andric 
SelectSHL(SDNode * N)5730b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectSHL(SDNode *N) {
5740b57cec5SDimitry Andric   SDLoc dl(N);
5750b57cec5SDimitry Andric   SDValue Shl_0 = N->getOperand(0);
5760b57cec5SDimitry Andric   SDValue Shl_1 = N->getOperand(1);
5770b57cec5SDimitry Andric 
5780b57cec5SDimitry Andric   auto Default = [this,N] () -> void { SelectCode(N); };
5790b57cec5SDimitry Andric 
5800b57cec5SDimitry Andric   if (N->getValueType(0) != MVT::i32 || Shl_1.getOpcode() != ISD::Constant)
5810b57cec5SDimitry Andric     return Default();
5820b57cec5SDimitry Andric 
5830b57cec5SDimitry Andric   // RHS is const.
5840b57cec5SDimitry Andric   int32_t ShlConst = cast<ConstantSDNode>(Shl_1)->getSExtValue();
5850b57cec5SDimitry Andric 
5860b57cec5SDimitry Andric   if (Shl_0.getOpcode() == ISD::MUL) {
5870b57cec5SDimitry Andric     SDValue Mul_0 = Shl_0.getOperand(0); // Val
5880b57cec5SDimitry Andric     SDValue Mul_1 = Shl_0.getOperand(1); // Const
5890b57cec5SDimitry Andric     // RHS of mul is const.
5900b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Mul_1)) {
5910b57cec5SDimitry Andric       int32_t ValConst = C->getSExtValue() << ShlConst;
5920b57cec5SDimitry Andric       if (isInt<9>(ValConst)) {
5930b57cec5SDimitry Andric         SDValue Val = CurDAG->getTargetConstant(ValConst, dl, MVT::i32);
5940b57cec5SDimitry Andric         SDNode *Result = CurDAG->getMachineNode(Hexagon::M2_mpysmi, dl,
5950b57cec5SDimitry Andric                                                 MVT::i32, Mul_0, Val);
5960b57cec5SDimitry Andric         ReplaceNode(N, Result);
5970b57cec5SDimitry Andric         return;
5980b57cec5SDimitry Andric       }
5990b57cec5SDimitry Andric     }
6000b57cec5SDimitry Andric     return Default();
6010b57cec5SDimitry Andric   }
6020b57cec5SDimitry Andric 
6030b57cec5SDimitry Andric   if (Shl_0.getOpcode() == ISD::SUB) {
6040b57cec5SDimitry Andric     SDValue Sub_0 = Shl_0.getOperand(0); // Const 0
6050b57cec5SDimitry Andric     SDValue Sub_1 = Shl_0.getOperand(1); // Val
6060b57cec5SDimitry Andric     if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Sub_0)) {
6070b57cec5SDimitry Andric       if (C1->getSExtValue() != 0 || Sub_1.getOpcode() != ISD::SHL)
6080b57cec5SDimitry Andric         return Default();
6090b57cec5SDimitry Andric       SDValue Shl2_0 = Sub_1.getOperand(0); // Val
6100b57cec5SDimitry Andric       SDValue Shl2_1 = Sub_1.getOperand(1); // Const
6110b57cec5SDimitry Andric       if (ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(Shl2_1)) {
6120b57cec5SDimitry Andric         int32_t ValConst = 1 << (ShlConst + C2->getSExtValue());
6130b57cec5SDimitry Andric         if (isInt<9>(-ValConst)) {
6140b57cec5SDimitry Andric           SDValue Val = CurDAG->getTargetConstant(-ValConst, dl, MVT::i32);
6150b57cec5SDimitry Andric           SDNode *Result = CurDAG->getMachineNode(Hexagon::M2_mpysmi, dl,
6160b57cec5SDimitry Andric                                                   MVT::i32, Shl2_0, Val);
6170b57cec5SDimitry Andric           ReplaceNode(N, Result);
6180b57cec5SDimitry Andric           return;
6190b57cec5SDimitry Andric         }
6200b57cec5SDimitry Andric       }
6210b57cec5SDimitry Andric     }
6220b57cec5SDimitry Andric   }
6230b57cec5SDimitry Andric 
6240b57cec5SDimitry Andric   return Default();
6250b57cec5SDimitry Andric }
6260b57cec5SDimitry Andric 
6270b57cec5SDimitry Andric //
6280b57cec5SDimitry Andric // Handling intrinsics for circular load and bitreverse load.
6290b57cec5SDimitry Andric //
SelectIntrinsicWChain(SDNode * N)6300b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectIntrinsicWChain(SDNode *N) {
6310b57cec5SDimitry Andric   if (MachineSDNode *L = LoadInstrForLoadIntrinsic(N)) {
6320b57cec5SDimitry Andric     StoreInstrForLoadIntrinsic(L, N);
6330b57cec5SDimitry Andric     CurDAG->RemoveDeadNode(N);
6340b57cec5SDimitry Andric     return;
6350b57cec5SDimitry Andric   }
6360b57cec5SDimitry Andric 
6370b57cec5SDimitry Andric   // Handle bit-reverse load intrinsics.
6380b57cec5SDimitry Andric   if (SelectBrevLdIntrinsic(N))
6390b57cec5SDimitry Andric     return;
6400b57cec5SDimitry Andric 
6410b57cec5SDimitry Andric   if (SelectNewCircIntrinsic(N))
6420b57cec5SDimitry Andric     return;
6430b57cec5SDimitry Andric 
644647cbc5dSDimitry Andric   unsigned IntNo = N->getConstantOperandVal(1);
6450b57cec5SDimitry Andric   if (IntNo == Intrinsic::hexagon_V6_vgathermw ||
6460b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermw_128B ||
6470b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermh ||
6480b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermh_128B ||
6490b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhw ||
6500b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhw_128B) {
6510b57cec5SDimitry Andric     SelectV65Gather(N);
6520b57cec5SDimitry Andric     return;
6530b57cec5SDimitry Andric   }
6540b57cec5SDimitry Andric   if (IntNo == Intrinsic::hexagon_V6_vgathermwq ||
6550b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermwq_128B ||
6560b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhq ||
6570b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhq_128B ||
6580b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhwq ||
6590b57cec5SDimitry Andric       IntNo == Intrinsic::hexagon_V6_vgathermhwq_128B) {
6600b57cec5SDimitry Andric     SelectV65GatherPred(N);
6610b57cec5SDimitry Andric     return;
6620b57cec5SDimitry Andric   }
6630b57cec5SDimitry Andric 
6640b57cec5SDimitry Andric   SelectCode(N);
6650b57cec5SDimitry Andric }
6660b57cec5SDimitry Andric 
SelectIntrinsicWOChain(SDNode * N)6670b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectIntrinsicWOChain(SDNode *N) {
668647cbc5dSDimitry Andric   unsigned IID = N->getConstantOperandVal(0);
6690b57cec5SDimitry Andric   unsigned Bits;
6700b57cec5SDimitry Andric   switch (IID) {
6710b57cec5SDimitry Andric   case Intrinsic::hexagon_S2_vsplatrb:
6720b57cec5SDimitry Andric     Bits = 8;
6730b57cec5SDimitry Andric     break;
6740b57cec5SDimitry Andric   case Intrinsic::hexagon_S2_vsplatrh:
6750b57cec5SDimitry Andric     Bits = 16;
6760b57cec5SDimitry Andric     break;
6770b57cec5SDimitry Andric   case Intrinsic::hexagon_V6_vaddcarry:
6780b57cec5SDimitry Andric   case Intrinsic::hexagon_V6_vaddcarry_128B:
6790b57cec5SDimitry Andric   case Intrinsic::hexagon_V6_vsubcarry:
6800b57cec5SDimitry Andric   case Intrinsic::hexagon_V6_vsubcarry_128B:
6810b57cec5SDimitry Andric     SelectHVXDualOutput(N);
6820b57cec5SDimitry Andric     return;
6830b57cec5SDimitry Andric   default:
6840b57cec5SDimitry Andric     SelectCode(N);
6850b57cec5SDimitry Andric     return;
6860b57cec5SDimitry Andric   }
6870b57cec5SDimitry Andric 
6880b57cec5SDimitry Andric   SDValue V = N->getOperand(1);
6890b57cec5SDimitry Andric   SDValue U;
690bdd1243dSDimitry Andric   // Splat intrinsics.
6910b57cec5SDimitry Andric   if (keepsLowBits(V, Bits, U)) {
6920b57cec5SDimitry Andric     SDValue R = CurDAG->getNode(N->getOpcode(), SDLoc(N), N->getValueType(0),
6930b57cec5SDimitry Andric                                 N->getOperand(0), U);
6940b57cec5SDimitry Andric     ReplaceNode(N, R.getNode());
6950b57cec5SDimitry Andric     SelectCode(R.getNode());
6960b57cec5SDimitry Andric     return;
6970b57cec5SDimitry Andric   }
6980b57cec5SDimitry Andric   SelectCode(N);
6990b57cec5SDimitry Andric }
7000b57cec5SDimitry Andric 
SelectExtractSubvector(SDNode * N)701bdd1243dSDimitry Andric void HexagonDAGToDAGISel::SelectExtractSubvector(SDNode *N) {
702bdd1243dSDimitry Andric   SDValue Inp = N->getOperand(0);
703bdd1243dSDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
7047a6dacacSDimitry Andric   unsigned Idx = N->getConstantOperandVal(1);
705bdd1243dSDimitry Andric 
706bdd1243dSDimitry Andric   [[maybe_unused]] MVT InpTy = Inp.getValueType().getSimpleVT();
707bdd1243dSDimitry Andric   [[maybe_unused]] unsigned ResLen = ResTy.getVectorNumElements();
708bdd1243dSDimitry Andric   assert(InpTy.getVectorElementType() == ResTy.getVectorElementType());
709bdd1243dSDimitry Andric   assert(2 * ResLen == InpTy.getVectorNumElements());
710bdd1243dSDimitry Andric   assert(ResTy.getSizeInBits() == 32);
711bdd1243dSDimitry Andric   assert(Idx == 0 || Idx == ResLen);
712bdd1243dSDimitry Andric 
713bdd1243dSDimitry Andric   unsigned SubReg = Idx == 0 ? Hexagon::isub_lo : Hexagon::isub_hi;
714bdd1243dSDimitry Andric   SDValue Ext = CurDAG->getTargetExtractSubreg(SubReg, SDLoc(N), ResTy, Inp);
715bdd1243dSDimitry Andric 
716bdd1243dSDimitry Andric   ReplaceNode(N, Ext.getNode());
717bdd1243dSDimitry Andric }
718bdd1243dSDimitry Andric 
7190b57cec5SDimitry Andric //
7200b57cec5SDimitry Andric // Map floating point constant values.
7210b57cec5SDimitry Andric //
SelectConstantFP(SDNode * N)7220b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectConstantFP(SDNode *N) {
7230b57cec5SDimitry Andric   SDLoc dl(N);
7248bcb0991SDimitry Andric   auto *CN = cast<ConstantFPSDNode>(N);
7250b57cec5SDimitry Andric   APInt A = CN->getValueAPF().bitcastToAPInt();
7260b57cec5SDimitry Andric   if (N->getValueType(0) == MVT::f32) {
7270b57cec5SDimitry Andric     SDValue V = CurDAG->getTargetConstant(A.getZExtValue(), dl, MVT::i32);
7280b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(Hexagon::A2_tfrsi, dl, MVT::f32, V));
7290b57cec5SDimitry Andric     return;
7300b57cec5SDimitry Andric   }
7310b57cec5SDimitry Andric   if (N->getValueType(0) == MVT::f64) {
7320b57cec5SDimitry Andric     SDValue V = CurDAG->getTargetConstant(A.getZExtValue(), dl, MVT::i64);
7330b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(Hexagon::CONST64, dl, MVT::f64, V));
7340b57cec5SDimitry Andric     return;
7350b57cec5SDimitry Andric   }
7360b57cec5SDimitry Andric 
7370b57cec5SDimitry Andric   SelectCode(N);
7380b57cec5SDimitry Andric }
7390b57cec5SDimitry Andric 
7400b57cec5SDimitry Andric //
7410b57cec5SDimitry Andric // Map boolean values.
7420b57cec5SDimitry Andric //
SelectConstant(SDNode * N)7430b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectConstant(SDNode *N) {
7440b57cec5SDimitry Andric   if (N->getValueType(0) == MVT::i1) {
7451db9f3b2SDimitry Andric     assert(!(N->getAsZExtVal() >> 1));
7460b57cec5SDimitry Andric     unsigned Opc = (cast<ConstantSDNode>(N)->getSExtValue() != 0)
7470b57cec5SDimitry Andric                       ? Hexagon::PS_true
7480b57cec5SDimitry Andric                       : Hexagon::PS_false;
7490b57cec5SDimitry Andric     ReplaceNode(N, CurDAG->getMachineNode(Opc, SDLoc(N), MVT::i1));
7500b57cec5SDimitry Andric     return;
7510b57cec5SDimitry Andric   }
7520b57cec5SDimitry Andric 
7530b57cec5SDimitry Andric   SelectCode(N);
7540b57cec5SDimitry Andric }
7550b57cec5SDimitry Andric 
SelectFrameIndex(SDNode * N)7560b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectFrameIndex(SDNode *N) {
7570b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF->getFrameInfo();
7580b57cec5SDimitry Andric   const HexagonFrameLowering *HFI = HST->getFrameLowering();
7590b57cec5SDimitry Andric   int FX = cast<FrameIndexSDNode>(N)->getIndex();
7605ffd83dbSDimitry Andric   Align StkA = HFI->getStackAlign();
7615ffd83dbSDimitry Andric   Align MaxA = MFI.getMaxAlign();
7620b57cec5SDimitry Andric   SDValue FI = CurDAG->getTargetFrameIndex(FX, MVT::i32);
7630b57cec5SDimitry Andric   SDLoc DL(N);
7640b57cec5SDimitry Andric   SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
7650b57cec5SDimitry Andric   SDNode *R = nullptr;
7660b57cec5SDimitry Andric 
7670b57cec5SDimitry Andric   // Use PS_fi when:
7680b57cec5SDimitry Andric   // - the object is fixed, or
7690b57cec5SDimitry Andric   // - there are no objects with higher-than-default alignment, or
7700b57cec5SDimitry Andric   // - there are no dynamically allocated objects.
7710b57cec5SDimitry Andric   // Otherwise, use PS_fia.
7720b57cec5SDimitry Andric   if (FX < 0 || MaxA <= StkA || !MFI.hasVarSizedObjects()) {
7730b57cec5SDimitry Andric     R = CurDAG->getMachineNode(Hexagon::PS_fi, DL, MVT::i32, FI, Zero);
7740b57cec5SDimitry Andric   } else {
7750b57cec5SDimitry Andric     auto &HMFI = *MF->getInfo<HexagonMachineFunctionInfo>();
776bdd1243dSDimitry Andric     Register AR = HMFI.getStackAlignBaseReg();
7770b57cec5SDimitry Andric     SDValue CH = CurDAG->getEntryNode();
7780b57cec5SDimitry Andric     SDValue Ops[] = { CurDAG->getCopyFromReg(CH, DL, AR, MVT::i32), FI, Zero };
7790b57cec5SDimitry Andric     R = CurDAG->getMachineNode(Hexagon::PS_fia, DL, MVT::i32, Ops);
7800b57cec5SDimitry Andric   }
7810b57cec5SDimitry Andric 
7820b57cec5SDimitry Andric   ReplaceNode(N, R);
7830b57cec5SDimitry Andric }
7840b57cec5SDimitry Andric 
SelectAddSubCarry(SDNode * N)7850b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectAddSubCarry(SDNode *N) {
7860b57cec5SDimitry Andric   unsigned OpcCarry = N->getOpcode() == HexagonISD::ADDC ? Hexagon::A4_addp_c
7870b57cec5SDimitry Andric                                                          : Hexagon::A4_subp_c;
7880b57cec5SDimitry Andric   SDNode *C = CurDAG->getMachineNode(OpcCarry, SDLoc(N), N->getVTList(),
7890b57cec5SDimitry Andric                                      { N->getOperand(0), N->getOperand(1),
7900b57cec5SDimitry Andric                                        N->getOperand(2) });
7910b57cec5SDimitry Andric   ReplaceNode(N, C);
7920b57cec5SDimitry Andric }
7930b57cec5SDimitry Andric 
SelectVAlign(SDNode * N)7940b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectVAlign(SDNode *N) {
7950b57cec5SDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
7960b57cec5SDimitry Andric   if (HST->isHVXVectorType(ResTy, true))
7970b57cec5SDimitry Andric     return SelectHvxVAlign(N);
7980b57cec5SDimitry Andric 
7990b57cec5SDimitry Andric   const SDLoc &dl(N);
8000b57cec5SDimitry Andric   unsigned VecLen = ResTy.getSizeInBits();
8010b57cec5SDimitry Andric   if (VecLen == 32) {
8020b57cec5SDimitry Andric     SDValue Ops[] = {
8030b57cec5SDimitry Andric       CurDAG->getTargetConstant(Hexagon::DoubleRegsRegClassID, dl, MVT::i32),
8040b57cec5SDimitry Andric       N->getOperand(0),
8050b57cec5SDimitry Andric       CurDAG->getTargetConstant(Hexagon::isub_hi, dl, MVT::i32),
8060b57cec5SDimitry Andric       N->getOperand(1),
8070b57cec5SDimitry Andric       CurDAG->getTargetConstant(Hexagon::isub_lo, dl, MVT::i32)
8080b57cec5SDimitry Andric     };
8090b57cec5SDimitry Andric     SDNode *R = CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl,
8100b57cec5SDimitry Andric                                        MVT::i64, Ops);
8110b57cec5SDimitry Andric 
8120b57cec5SDimitry Andric     // Shift right by "(Addr & 0x3) * 8" bytes.
8135ffd83dbSDimitry Andric     SDNode *C;
8140b57cec5SDimitry Andric     SDValue M0 = CurDAG->getTargetConstant(0x18, dl, MVT::i32);
8150b57cec5SDimitry Andric     SDValue M1 = CurDAG->getTargetConstant(0x03, dl, MVT::i32);
8165ffd83dbSDimitry Andric     if (HST->useCompound()) {
8175ffd83dbSDimitry Andric       C = CurDAG->getMachineNode(Hexagon::S4_andi_asl_ri, dl, MVT::i32,
8180b57cec5SDimitry Andric                                  M0, N->getOperand(2), M1);
8195ffd83dbSDimitry Andric     } else {
8205ffd83dbSDimitry Andric       SDNode *T = CurDAG->getMachineNode(Hexagon::S2_asl_i_r, dl, MVT::i32,
8215ffd83dbSDimitry Andric                                          N->getOperand(2), M1);
8225ffd83dbSDimitry Andric       C = CurDAG->getMachineNode(Hexagon::A2_andir, dl, MVT::i32,
8235ffd83dbSDimitry Andric                                  SDValue(T, 0), M0);
8245ffd83dbSDimitry Andric     }
8250b57cec5SDimitry Andric     SDNode *S = CurDAG->getMachineNode(Hexagon::S2_lsr_r_p, dl, MVT::i64,
8260b57cec5SDimitry Andric                                        SDValue(R, 0), SDValue(C, 0));
8270b57cec5SDimitry Andric     SDValue E = CurDAG->getTargetExtractSubreg(Hexagon::isub_lo, dl, ResTy,
8280b57cec5SDimitry Andric                                                SDValue(S, 0));
8290b57cec5SDimitry Andric     ReplaceNode(N, E.getNode());
8300b57cec5SDimitry Andric   } else {
8310b57cec5SDimitry Andric     assert(VecLen == 64);
8320b57cec5SDimitry Andric     SDNode *Pu = CurDAG->getMachineNode(Hexagon::C2_tfrrp, dl, MVT::v8i1,
8330b57cec5SDimitry Andric                                         N->getOperand(2));
8340b57cec5SDimitry Andric     SDNode *VA = CurDAG->getMachineNode(Hexagon::S2_valignrb, dl, ResTy,
8350b57cec5SDimitry Andric                                         N->getOperand(0), N->getOperand(1),
8360b57cec5SDimitry Andric                                         SDValue(Pu,0));
8370b57cec5SDimitry Andric     ReplaceNode(N, VA);
8380b57cec5SDimitry Andric   }
8390b57cec5SDimitry Andric }
8400b57cec5SDimitry Andric 
SelectVAlignAddr(SDNode * N)8410b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectVAlignAddr(SDNode *N) {
8420b57cec5SDimitry Andric   const SDLoc &dl(N);
8430b57cec5SDimitry Andric   SDValue A = N->getOperand(1);
8440b57cec5SDimitry Andric   int Mask = -cast<ConstantSDNode>(A.getNode())->getSExtValue();
8450b57cec5SDimitry Andric   assert(isPowerOf2_32(-Mask));
8460b57cec5SDimitry Andric 
8470b57cec5SDimitry Andric   SDValue M = CurDAG->getTargetConstant(Mask, dl, MVT::i32);
8480b57cec5SDimitry Andric   SDNode *AA = CurDAG->getMachineNode(Hexagon::A2_andir, dl, MVT::i32,
8490b57cec5SDimitry Andric                                       N->getOperand(0), M);
8500b57cec5SDimitry Andric   ReplaceNode(N, AA);
8510b57cec5SDimitry Andric }
8520b57cec5SDimitry Andric 
8530b57cec5SDimitry Andric // Handle these nodes here to avoid having to write patterns for all
8540b57cec5SDimitry Andric // combinations of input/output types. In all cases, the resulting
8550b57cec5SDimitry Andric // instruction is the same.
SelectTypecast(SDNode * N)8560b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectTypecast(SDNode *N) {
8570b57cec5SDimitry Andric   SDValue Op = N->getOperand(0);
8580b57cec5SDimitry Andric   MVT OpTy = Op.getValueType().getSimpleVT();
8590b57cec5SDimitry Andric   SDNode *T = CurDAG->MorphNodeTo(N, N->getOpcode(),
8600b57cec5SDimitry Andric                                   CurDAG->getVTList(OpTy), {Op});
8610b57cec5SDimitry Andric   ReplaceNode(T, Op.getNode());
8620b57cec5SDimitry Andric }
8630b57cec5SDimitry Andric 
SelectP2D(SDNode * N)8640b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectP2D(SDNode *N) {
8650b57cec5SDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
8660b57cec5SDimitry Andric   SDNode *T = CurDAG->getMachineNode(Hexagon::C2_mask, SDLoc(N), ResTy,
8670b57cec5SDimitry Andric                                      N->getOperand(0));
8680b57cec5SDimitry Andric   ReplaceNode(N, T);
8690b57cec5SDimitry Andric }
8700b57cec5SDimitry Andric 
SelectD2P(SDNode * N)8710b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectD2P(SDNode *N) {
8720b57cec5SDimitry Andric   const SDLoc &dl(N);
8730b57cec5SDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
8740b57cec5SDimitry Andric   SDValue Zero = CurDAG->getTargetConstant(0, dl, MVT::i32);
8750b57cec5SDimitry Andric   SDNode *T = CurDAG->getMachineNode(Hexagon::A4_vcmpbgtui, dl, ResTy,
8760b57cec5SDimitry Andric                                      N->getOperand(0), Zero);
8770b57cec5SDimitry Andric   ReplaceNode(N, T);
8780b57cec5SDimitry Andric }
8790b57cec5SDimitry Andric 
SelectV2Q(SDNode * N)8800b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectV2Q(SDNode *N) {
8810b57cec5SDimitry Andric   const SDLoc &dl(N);
8820b57cec5SDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
8830b57cec5SDimitry Andric   // The argument to V2Q should be a single vector.
8840b57cec5SDimitry Andric   MVT OpTy = N->getOperand(0).getValueType().getSimpleVT(); (void)OpTy;
8850b57cec5SDimitry Andric   assert(HST->getVectorLength() * 8 == OpTy.getSizeInBits());
8860b57cec5SDimitry Andric 
8870b57cec5SDimitry Andric   SDValue C = CurDAG->getTargetConstant(-1, dl, MVT::i32);
8880b57cec5SDimitry Andric   SDNode *R = CurDAG->getMachineNode(Hexagon::A2_tfrsi, dl, MVT::i32, C);
8890b57cec5SDimitry Andric   SDNode *T = CurDAG->getMachineNode(Hexagon::V6_vandvrt, dl, ResTy,
8900b57cec5SDimitry Andric                                      N->getOperand(0), SDValue(R,0));
8910b57cec5SDimitry Andric   ReplaceNode(N, T);
8920b57cec5SDimitry Andric }
8930b57cec5SDimitry Andric 
SelectQ2V(SDNode * N)8940b57cec5SDimitry Andric void HexagonDAGToDAGISel::SelectQ2V(SDNode *N) {
8950b57cec5SDimitry Andric   const SDLoc &dl(N);
8960b57cec5SDimitry Andric   MVT ResTy = N->getValueType(0).getSimpleVT();
8970b57cec5SDimitry Andric   // The result of V2Q should be a single vector.
8980b57cec5SDimitry Andric   assert(HST->getVectorLength() * 8 == ResTy.getSizeInBits());
8990b57cec5SDimitry Andric 
9000b57cec5SDimitry Andric   SDValue C = CurDAG->getTargetConstant(-1, dl, MVT::i32);
9010b57cec5SDimitry Andric   SDNode *R = CurDAG->getMachineNode(Hexagon::A2_tfrsi, dl, MVT::i32, C);
9020b57cec5SDimitry Andric   SDNode *T = CurDAG->getMachineNode(Hexagon::V6_vandqrt, dl, ResTy,
9030b57cec5SDimitry Andric                                      N->getOperand(0), SDValue(R,0));
9040b57cec5SDimitry Andric   ReplaceNode(N, T);
9050b57cec5SDimitry Andric }
9060b57cec5SDimitry Andric 
Select(SDNode * N)9070b57cec5SDimitry Andric void HexagonDAGToDAGISel::Select(SDNode *N) {
9080b57cec5SDimitry Andric   if (N->isMachineOpcode())
9090b57cec5SDimitry Andric     return N->setNodeId(-1);  // Already selected.
9100b57cec5SDimitry Andric 
911bdd1243dSDimitry Andric   auto isHvxOp = [this](SDNode *N) {
912bdd1243dSDimitry Andric     for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
913bdd1243dSDimitry Andric       if (HST->isHVXVectorType(N->getValueType(i), true))
914bdd1243dSDimitry Andric         return true;
915bdd1243dSDimitry Andric     }
916bdd1243dSDimitry Andric     for (SDValue I : N->ops()) {
917bdd1243dSDimitry Andric       if (HST->isHVXVectorType(I.getValueType(), true))
918bdd1243dSDimitry Andric         return true;
919bdd1243dSDimitry Andric     }
920bdd1243dSDimitry Andric     return false;
921bdd1243dSDimitry Andric   };
922bdd1243dSDimitry Andric 
923bdd1243dSDimitry Andric   if (HST->useHVXOps() && isHvxOp(N)) {
924bdd1243dSDimitry Andric     switch (N->getOpcode()) {
925bdd1243dSDimitry Andric     case ISD::EXTRACT_SUBVECTOR:  return SelectHvxExtractSubvector(N);
926bdd1243dSDimitry Andric     case ISD::VECTOR_SHUFFLE:     return SelectHvxShuffle(N);
927bdd1243dSDimitry Andric 
928bdd1243dSDimitry Andric     case HexagonISD::VROR:        return SelectHvxRor(N);
929bdd1243dSDimitry Andric     }
930bdd1243dSDimitry Andric   }
931bdd1243dSDimitry Andric 
9320b57cec5SDimitry Andric   switch (N->getOpcode()) {
9330b57cec5SDimitry Andric   case ISD::Constant:             return SelectConstant(N);
9340b57cec5SDimitry Andric   case ISD::ConstantFP:           return SelectConstantFP(N);
9350b57cec5SDimitry Andric   case ISD::FrameIndex:           return SelectFrameIndex(N);
9360b57cec5SDimitry Andric   case ISD::SHL:                  return SelectSHL(N);
9370b57cec5SDimitry Andric   case ISD::LOAD:                 return SelectLoad(N);
9380b57cec5SDimitry Andric   case ISD::STORE:                return SelectStore(N);
9390b57cec5SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:    return SelectIntrinsicWChain(N);
9400b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:   return SelectIntrinsicWOChain(N);
941bdd1243dSDimitry Andric   case ISD::EXTRACT_SUBVECTOR:    return SelectExtractSubvector(N);
9420b57cec5SDimitry Andric 
9430b57cec5SDimitry Andric   case HexagonISD::ADDC:
9440b57cec5SDimitry Andric   case HexagonISD::SUBC:          return SelectAddSubCarry(N);
9450b57cec5SDimitry Andric   case HexagonISD::VALIGN:        return SelectVAlign(N);
9460b57cec5SDimitry Andric   case HexagonISD::VALIGNADDR:    return SelectVAlignAddr(N);
9470b57cec5SDimitry Andric   case HexagonISD::TYPECAST:      return SelectTypecast(N);
9480b57cec5SDimitry Andric   case HexagonISD::P2D:           return SelectP2D(N);
9490b57cec5SDimitry Andric   case HexagonISD::D2P:           return SelectD2P(N);
9500b57cec5SDimitry Andric   case HexagonISD::Q2V:           return SelectQ2V(N);
9510b57cec5SDimitry Andric   case HexagonISD::V2Q:           return SelectV2Q(N);
9520b57cec5SDimitry Andric   }
9530b57cec5SDimitry Andric 
9540b57cec5SDimitry Andric   SelectCode(N);
9550b57cec5SDimitry Andric }
9560b57cec5SDimitry Andric 
SelectInlineAsmMemoryOperand(const SDValue & Op,InlineAsm::ConstraintCode ConstraintID,std::vector<SDValue> & OutOps)9575f757f3fSDimitry Andric bool HexagonDAGToDAGISel::SelectInlineAsmMemoryOperand(
9585f757f3fSDimitry Andric     const SDValue &Op, InlineAsm::ConstraintCode ConstraintID,
9590b57cec5SDimitry Andric     std::vector<SDValue> &OutOps) {
9600b57cec5SDimitry Andric   SDValue Inp = Op, Res;
9610b57cec5SDimitry Andric 
9620b57cec5SDimitry Andric   switch (ConstraintID) {
9630b57cec5SDimitry Andric   default:
9640b57cec5SDimitry Andric     return true;
9655f757f3fSDimitry Andric   case InlineAsm::ConstraintCode::o: // Offsetable.
9665f757f3fSDimitry Andric   case InlineAsm::ConstraintCode::v: // Not offsetable.
9675f757f3fSDimitry Andric   case InlineAsm::ConstraintCode::m: // Memory.
9680b57cec5SDimitry Andric     if (SelectAddrFI(Inp, Res))
9690b57cec5SDimitry Andric       OutOps.push_back(Res);
9700b57cec5SDimitry Andric     else
9710b57cec5SDimitry Andric       OutOps.push_back(Inp);
9720b57cec5SDimitry Andric     break;
9730b57cec5SDimitry Andric   }
9740b57cec5SDimitry Andric 
9750b57cec5SDimitry Andric   OutOps.push_back(CurDAG->getTargetConstant(0, SDLoc(Op), MVT::i32));
9760b57cec5SDimitry Andric   return false;
9770b57cec5SDimitry Andric }
9780b57cec5SDimitry Andric 
isMemOPCandidate(SDNode * I,SDNode * U)9790b57cec5SDimitry Andric static bool isMemOPCandidate(SDNode *I, SDNode *U) {
9800b57cec5SDimitry Andric   // I is an operand of U. Check if U is an arithmetic (binary) operation
9810b57cec5SDimitry Andric   // usable in a memop, where the other operand is a loaded value, and the
9820b57cec5SDimitry Andric   // result of U is stored in the same location.
9830b57cec5SDimitry Andric 
9840b57cec5SDimitry Andric   if (!U->hasOneUse())
9850b57cec5SDimitry Andric     return false;
9860b57cec5SDimitry Andric   unsigned Opc = U->getOpcode();
9870b57cec5SDimitry Andric   switch (Opc) {
9880b57cec5SDimitry Andric     case ISD::ADD:
9890b57cec5SDimitry Andric     case ISD::SUB:
9900b57cec5SDimitry Andric     case ISD::AND:
9910b57cec5SDimitry Andric     case ISD::OR:
9920b57cec5SDimitry Andric       break;
9930b57cec5SDimitry Andric     default:
9940b57cec5SDimitry Andric       return false;
9950b57cec5SDimitry Andric   }
9960b57cec5SDimitry Andric 
9970b57cec5SDimitry Andric   SDValue S0 = U->getOperand(0);
9980b57cec5SDimitry Andric   SDValue S1 = U->getOperand(1);
9990b57cec5SDimitry Andric   SDValue SY = (S0.getNode() == I) ? S1 : S0;
10000b57cec5SDimitry Andric 
10010b57cec5SDimitry Andric   SDNode *UUse = *U->use_begin();
10020b57cec5SDimitry Andric   if (UUse->getNumValues() != 1)
10030b57cec5SDimitry Andric     return false;
10040b57cec5SDimitry Andric 
10050b57cec5SDimitry Andric   // Check if one of the inputs to U is a load instruction and the output
10060b57cec5SDimitry Andric   // is used by a store instruction. If so and they also have the same
10070b57cec5SDimitry Andric   // base pointer, then don't preoprocess this node sequence as it
10080b57cec5SDimitry Andric   // can be matched to a memop.
10090b57cec5SDimitry Andric   SDNode *SYNode = SY.getNode();
10100b57cec5SDimitry Andric   if (UUse->getOpcode() == ISD::STORE && SYNode->getOpcode() == ISD::LOAD) {
10110b57cec5SDimitry Andric     SDValue LDBasePtr = cast<MemSDNode>(SYNode)->getBasePtr();
10120b57cec5SDimitry Andric     SDValue STBasePtr = cast<MemSDNode>(UUse)->getBasePtr();
10130b57cec5SDimitry Andric     if (LDBasePtr == STBasePtr)
10140b57cec5SDimitry Andric       return true;
10150b57cec5SDimitry Andric   }
10160b57cec5SDimitry Andric   return false;
10170b57cec5SDimitry Andric }
10180b57cec5SDimitry Andric 
10190b57cec5SDimitry Andric 
10200b57cec5SDimitry Andric // Transform: (or (select c x 0) z)  ->  (select c (or x z) z)
10210b57cec5SDimitry Andric //            (or (select c 0 y) z)  ->  (select c z (or y z))
ppSimplifyOrSelect0(std::vector<SDNode * > && Nodes)10220b57cec5SDimitry Andric void HexagonDAGToDAGISel::ppSimplifyOrSelect0(std::vector<SDNode*> &&Nodes) {
10230b57cec5SDimitry Andric   SelectionDAG &DAG = *CurDAG;
10240b57cec5SDimitry Andric 
1025bdd1243dSDimitry Andric   for (auto *I : Nodes) {
10260b57cec5SDimitry Andric     if (I->getOpcode() != ISD::OR)
10270b57cec5SDimitry Andric       continue;
10280b57cec5SDimitry Andric 
10295f757f3fSDimitry Andric     auto IsSelect0 = [](const SDValue &Op) -> bool {
10300b57cec5SDimitry Andric       if (Op.getOpcode() != ISD::SELECT)
10310b57cec5SDimitry Andric         return false;
10325f757f3fSDimitry Andric       return isNullConstant(Op.getOperand(1)) ||
10335f757f3fSDimitry Andric              isNullConstant(Op.getOperand(2));
10340b57cec5SDimitry Andric     };
10350b57cec5SDimitry Andric 
10360b57cec5SDimitry Andric     SDValue N0 = I->getOperand(0), N1 = I->getOperand(1);
10370b57cec5SDimitry Andric     EVT VT = I->getValueType(0);
10380b57cec5SDimitry Andric     bool SelN0 = IsSelect0(N0);
10390b57cec5SDimitry Andric     SDValue SOp = SelN0 ? N0 : N1;
10400b57cec5SDimitry Andric     SDValue VOp = SelN0 ? N1 : N0;
10410b57cec5SDimitry Andric 
10420b57cec5SDimitry Andric     if (SOp.getOpcode() == ISD::SELECT && SOp.getNode()->hasOneUse()) {
10430b57cec5SDimitry Andric       SDValue SC = SOp.getOperand(0);
10440b57cec5SDimitry Andric       SDValue SX = SOp.getOperand(1);
10450b57cec5SDimitry Andric       SDValue SY = SOp.getOperand(2);
10460b57cec5SDimitry Andric       SDLoc DLS = SOp;
10475f757f3fSDimitry Andric       if (isNullConstant(SY)) {
10480b57cec5SDimitry Andric         SDValue NewOr = DAG.getNode(ISD::OR, DLS, VT, SX, VOp);
10490b57cec5SDimitry Andric         SDValue NewSel = DAG.getNode(ISD::SELECT, DLS, VT, SC, NewOr, VOp);
10500b57cec5SDimitry Andric         DAG.ReplaceAllUsesWith(I, NewSel.getNode());
10515f757f3fSDimitry Andric       } else if (isNullConstant(SX)) {
10520b57cec5SDimitry Andric         SDValue NewOr = DAG.getNode(ISD::OR, DLS, VT, SY, VOp);
10530b57cec5SDimitry Andric         SDValue NewSel = DAG.getNode(ISD::SELECT, DLS, VT, SC, VOp, NewOr);
10540b57cec5SDimitry Andric         DAG.ReplaceAllUsesWith(I, NewSel.getNode());
10550b57cec5SDimitry Andric       }
10560b57cec5SDimitry Andric     }
10570b57cec5SDimitry Andric   }
10580b57cec5SDimitry Andric }
10590b57cec5SDimitry Andric 
10600b57cec5SDimitry Andric // Transform: (store ch val (add x (add (shl y c) e)))
10610b57cec5SDimitry Andric //        to: (store ch val (add x (shl (add y d) c))),
10620b57cec5SDimitry Andric // where e = (shl d c) for some integer d.
10630b57cec5SDimitry Andric // The purpose of this is to enable generation of loads/stores with
10640b57cec5SDimitry Andric // shifted addressing mode, i.e. mem(x+y<<#c). For that, the shift
10650b57cec5SDimitry Andric // value c must be 0, 1 or 2.
ppAddrReorderAddShl(std::vector<SDNode * > && Nodes)10660b57cec5SDimitry Andric void HexagonDAGToDAGISel::ppAddrReorderAddShl(std::vector<SDNode*> &&Nodes) {
10670b57cec5SDimitry Andric   SelectionDAG &DAG = *CurDAG;
10680b57cec5SDimitry Andric 
1069bdd1243dSDimitry Andric   for (auto *I : Nodes) {
10700b57cec5SDimitry Andric     if (I->getOpcode() != ISD::STORE)
10710b57cec5SDimitry Andric       continue;
10720b57cec5SDimitry Andric 
10730b57cec5SDimitry Andric     // I matched: (store ch val Off)
10740b57cec5SDimitry Andric     SDValue Off = I->getOperand(2);
10750b57cec5SDimitry Andric     // Off needs to match: (add x (add (shl y c) (shl d c))))
10760b57cec5SDimitry Andric     if (Off.getOpcode() != ISD::ADD)
10770b57cec5SDimitry Andric       continue;
10780b57cec5SDimitry Andric     // Off matched: (add x T0)
10790b57cec5SDimitry Andric     SDValue T0 = Off.getOperand(1);
10800b57cec5SDimitry Andric     // T0 needs to match: (add T1 T2):
10810b57cec5SDimitry Andric     if (T0.getOpcode() != ISD::ADD)
10820b57cec5SDimitry Andric       continue;
10830b57cec5SDimitry Andric     // T0 matched: (add T1 T2)
10840b57cec5SDimitry Andric     SDValue T1 = T0.getOperand(0);
10850b57cec5SDimitry Andric     SDValue T2 = T0.getOperand(1);
10860b57cec5SDimitry Andric     // T1 needs to match: (shl y c)
10870b57cec5SDimitry Andric     if (T1.getOpcode() != ISD::SHL)
10880b57cec5SDimitry Andric       continue;
10890b57cec5SDimitry Andric     SDValue C = T1.getOperand(1);
10900b57cec5SDimitry Andric     ConstantSDNode *CN = dyn_cast<ConstantSDNode>(C.getNode());
10910b57cec5SDimitry Andric     if (CN == nullptr)
10920b57cec5SDimitry Andric       continue;
10930b57cec5SDimitry Andric     unsigned CV = CN->getZExtValue();
10940b57cec5SDimitry Andric     if (CV > 2)
10950b57cec5SDimitry Andric       continue;
10960b57cec5SDimitry Andric     // T2 needs to match e, where e = (shl d c) for some d.
10970b57cec5SDimitry Andric     ConstantSDNode *EN = dyn_cast<ConstantSDNode>(T2.getNode());
10980b57cec5SDimitry Andric     if (EN == nullptr)
10990b57cec5SDimitry Andric       continue;
11000b57cec5SDimitry Andric     unsigned EV = EN->getZExtValue();
11010b57cec5SDimitry Andric     if (EV % (1 << CV) != 0)
11020b57cec5SDimitry Andric       continue;
11030b57cec5SDimitry Andric     unsigned DV = EV / (1 << CV);
11040b57cec5SDimitry Andric 
11050b57cec5SDimitry Andric     // Replace T0 with: (shl (add y d) c)
11060b57cec5SDimitry Andric     SDLoc DL = SDLoc(I);
11070b57cec5SDimitry Andric     EVT VT = T0.getValueType();
11080b57cec5SDimitry Andric     SDValue D = DAG.getConstant(DV, DL, VT);
11090b57cec5SDimitry Andric     // NewAdd = (add y d)
11100b57cec5SDimitry Andric     SDValue NewAdd = DAG.getNode(ISD::ADD, DL, VT, T1.getOperand(0), D);
11110b57cec5SDimitry Andric     // NewShl = (shl NewAdd c)
11120b57cec5SDimitry Andric     SDValue NewShl = DAG.getNode(ISD::SHL, DL, VT, NewAdd, C);
11130b57cec5SDimitry Andric     ReplaceNode(T0.getNode(), NewShl.getNode());
11140b57cec5SDimitry Andric   }
11150b57cec5SDimitry Andric }
11160b57cec5SDimitry Andric 
11170b57cec5SDimitry Andric // Transform: (load ch (add x (and (srl y c) Mask)))
11180b57cec5SDimitry Andric //        to: (load ch (add x (shl (srl y d) d-c)))
11190b57cec5SDimitry Andric // where
11200b57cec5SDimitry Andric // Mask = 00..0 111..1 0.0
11210b57cec5SDimitry Andric //          |     |     +-- d-c 0s, and d-c is 0, 1 or 2.
11220b57cec5SDimitry Andric //          |     +-------- 1s
11230b57cec5SDimitry Andric //          +-------------- at most c 0s
11240b57cec5SDimitry Andric // Motivating example:
11250b57cec5SDimitry Andric // DAG combiner optimizes (add x (shl (srl y 5) 2))
11260b57cec5SDimitry Andric //                     to (add x (and (srl y 3) 1FFFFFFC))
11270b57cec5SDimitry Andric // which results in a constant-extended and(##...,lsr). This transformation
11280b57cec5SDimitry Andric // undoes this simplification for cases where the shl can be folded into
11290b57cec5SDimitry Andric // an addressing mode.
ppAddrRewriteAndSrl(std::vector<SDNode * > && Nodes)11300b57cec5SDimitry Andric void HexagonDAGToDAGISel::ppAddrRewriteAndSrl(std::vector<SDNode*> &&Nodes) {
11310b57cec5SDimitry Andric   SelectionDAG &DAG = *CurDAG;
11320b57cec5SDimitry Andric 
11330b57cec5SDimitry Andric   for (SDNode *N : Nodes) {
11340b57cec5SDimitry Andric     unsigned Opc = N->getOpcode();
11350b57cec5SDimitry Andric     if (Opc != ISD::LOAD && Opc != ISD::STORE)
11360b57cec5SDimitry Andric       continue;
11370b57cec5SDimitry Andric     SDValue Addr = Opc == ISD::LOAD ? N->getOperand(1) : N->getOperand(2);
11380b57cec5SDimitry Andric     // Addr must match: (add x T0)
11390b57cec5SDimitry Andric     if (Addr.getOpcode() != ISD::ADD)
11400b57cec5SDimitry Andric       continue;
11410b57cec5SDimitry Andric     SDValue T0 = Addr.getOperand(1);
11420b57cec5SDimitry Andric     // T0 must match: (and T1 Mask)
11430b57cec5SDimitry Andric     if (T0.getOpcode() != ISD::AND)
11440b57cec5SDimitry Andric       continue;
11450b57cec5SDimitry Andric 
11460b57cec5SDimitry Andric     // We have an AND.
11470b57cec5SDimitry Andric     //
11480b57cec5SDimitry Andric     // Check the first operand. It must be: (srl y c).
11490b57cec5SDimitry Andric     SDValue S = T0.getOperand(0);
11500b57cec5SDimitry Andric     if (S.getOpcode() != ISD::SRL)
11510b57cec5SDimitry Andric       continue;
11520b57cec5SDimitry Andric     ConstantSDNode *SN = dyn_cast<ConstantSDNode>(S.getOperand(1).getNode());
11530b57cec5SDimitry Andric     if (SN == nullptr)
11540b57cec5SDimitry Andric       continue;
11550b57cec5SDimitry Andric     if (SN->getAPIntValue().getBitWidth() != 32)
11560b57cec5SDimitry Andric       continue;
11570b57cec5SDimitry Andric     uint32_t CV = SN->getZExtValue();
11580b57cec5SDimitry Andric 
11590b57cec5SDimitry Andric     // Check the second operand: the supposed mask.
11600b57cec5SDimitry Andric     ConstantSDNode *MN = dyn_cast<ConstantSDNode>(T0.getOperand(1).getNode());
11610b57cec5SDimitry Andric     if (MN == nullptr)
11620b57cec5SDimitry Andric       continue;
11630b57cec5SDimitry Andric     if (MN->getAPIntValue().getBitWidth() != 32)
11640b57cec5SDimitry Andric       continue;
11650b57cec5SDimitry Andric     uint32_t Mask = MN->getZExtValue();
11660b57cec5SDimitry Andric     // Examine the mask.
116706c3fb27SDimitry Andric     uint32_t TZ = llvm::countr_zero(Mask);
116806c3fb27SDimitry Andric     uint32_t M1 = llvm::countr_one(Mask >> TZ);
116906c3fb27SDimitry Andric     uint32_t LZ = llvm::countl_zero(Mask);
11700b57cec5SDimitry Andric     // Trailing zeros + middle ones + leading zeros must equal the width.
11710b57cec5SDimitry Andric     if (TZ + M1 + LZ != 32)
11720b57cec5SDimitry Andric       continue;
11730b57cec5SDimitry Andric     // The number of trailing zeros will be encoded in the addressing mode.
11740b57cec5SDimitry Andric     if (TZ > 2)
11750b57cec5SDimitry Andric       continue;
11760b57cec5SDimitry Andric     // The number of leading zeros must be at most c.
11770b57cec5SDimitry Andric     if (LZ > CV)
11780b57cec5SDimitry Andric       continue;
11790b57cec5SDimitry Andric 
11800b57cec5SDimitry Andric     // All looks good.
11810b57cec5SDimitry Andric     SDValue Y = S.getOperand(0);
11820b57cec5SDimitry Andric     EVT VT = Addr.getValueType();
11830b57cec5SDimitry Andric     SDLoc dl(S);
11840b57cec5SDimitry Andric     // TZ = D-C, so D = TZ+C.
11850b57cec5SDimitry Andric     SDValue D = DAG.getConstant(TZ+CV, dl, VT);
11860b57cec5SDimitry Andric     SDValue DC = DAG.getConstant(TZ, dl, VT);
11870b57cec5SDimitry Andric     SDValue NewSrl = DAG.getNode(ISD::SRL, dl, VT, Y, D);
11880b57cec5SDimitry Andric     SDValue NewShl = DAG.getNode(ISD::SHL, dl, VT, NewSrl, DC);
11890b57cec5SDimitry Andric     ReplaceNode(T0.getNode(), NewShl.getNode());
11900b57cec5SDimitry Andric   }
11910b57cec5SDimitry Andric }
11920b57cec5SDimitry Andric 
11930b57cec5SDimitry Andric // Transform: (op ... (zext i1 c) ...) -> (select c (op ... 0 ...)
11940b57cec5SDimitry Andric //                                                  (op ... 1 ...))
ppHoistZextI1(std::vector<SDNode * > && Nodes)11950b57cec5SDimitry Andric void HexagonDAGToDAGISel::ppHoistZextI1(std::vector<SDNode*> &&Nodes) {
11960b57cec5SDimitry Andric   SelectionDAG &DAG = *CurDAG;
11970b57cec5SDimitry Andric 
11980b57cec5SDimitry Andric   for (SDNode *N : Nodes) {
11990b57cec5SDimitry Andric     unsigned Opc = N->getOpcode();
12000b57cec5SDimitry Andric     if (Opc != ISD::ZERO_EXTEND)
12010b57cec5SDimitry Andric       continue;
12020b57cec5SDimitry Andric     SDValue OpI1 = N->getOperand(0);
12030b57cec5SDimitry Andric     EVT OpVT = OpI1.getValueType();
12040b57cec5SDimitry Andric     if (!OpVT.isSimple() || OpVT.getSimpleVT() != MVT::i1)
12050b57cec5SDimitry Andric       continue;
12060b57cec5SDimitry Andric     for (auto I = N->use_begin(), E = N->use_end(); I != E; ++I) {
12070b57cec5SDimitry Andric       SDNode *U = *I;
12080b57cec5SDimitry Andric       if (U->getNumValues() != 1)
12090b57cec5SDimitry Andric         continue;
12100b57cec5SDimitry Andric       EVT UVT = U->getValueType(0);
12110b57cec5SDimitry Andric       if (!UVT.isSimple() || !UVT.isInteger() || UVT.getSimpleVT() == MVT::i1)
12120b57cec5SDimitry Andric         continue;
121304eeddc0SDimitry Andric       // Do not generate select for all i1 vector type.
121404eeddc0SDimitry Andric       if (UVT.isVector() && UVT.getVectorElementType() == MVT::i1)
121504eeddc0SDimitry Andric         continue;
12160b57cec5SDimitry Andric       if (isMemOPCandidate(N, U))
12170b57cec5SDimitry Andric         continue;
12180b57cec5SDimitry Andric 
12190b57cec5SDimitry Andric       // Potentially simplifiable operation.
12200b57cec5SDimitry Andric       unsigned I1N = I.getOperandNo();
12210b57cec5SDimitry Andric       SmallVector<SDValue,2> Ops(U->getNumOperands());
12220b57cec5SDimitry Andric       for (unsigned i = 0, n = U->getNumOperands(); i != n; ++i)
12230b57cec5SDimitry Andric         Ops[i] = U->getOperand(i);
12240b57cec5SDimitry Andric       EVT BVT = Ops[I1N].getValueType();
12250b57cec5SDimitry Andric 
12265ffd83dbSDimitry Andric       const SDLoc &dl(U);
12270b57cec5SDimitry Andric       SDValue C0 = DAG.getConstant(0, dl, BVT);
12280b57cec5SDimitry Andric       SDValue C1 = DAG.getConstant(1, dl, BVT);
12290b57cec5SDimitry Andric       SDValue If0, If1;
12300b57cec5SDimitry Andric 
12310b57cec5SDimitry Andric       if (isa<MachineSDNode>(U)) {
12320b57cec5SDimitry Andric         unsigned UseOpc = U->getMachineOpcode();
12330b57cec5SDimitry Andric         Ops[I1N] = C0;
12340b57cec5SDimitry Andric         If0 = SDValue(DAG.getMachineNode(UseOpc, dl, UVT, Ops), 0);
12350b57cec5SDimitry Andric         Ops[I1N] = C1;
12360b57cec5SDimitry Andric         If1 = SDValue(DAG.getMachineNode(UseOpc, dl, UVT, Ops), 0);
12370b57cec5SDimitry Andric       } else {
12380b57cec5SDimitry Andric         unsigned UseOpc = U->getOpcode();
12390b57cec5SDimitry Andric         Ops[I1N] = C0;
12400b57cec5SDimitry Andric         If0 = DAG.getNode(UseOpc, dl, UVT, Ops);
12410b57cec5SDimitry Andric         Ops[I1N] = C1;
12420b57cec5SDimitry Andric         If1 = DAG.getNode(UseOpc, dl, UVT, Ops);
12430b57cec5SDimitry Andric       }
12445ffd83dbSDimitry Andric       // We're generating a SELECT way after legalization, so keep the types
12455ffd83dbSDimitry Andric       // simple.
12465ffd83dbSDimitry Andric       unsigned UW = UVT.getSizeInBits();
12475ffd83dbSDimitry Andric       EVT SVT = (UW == 32 || UW == 64) ? MVT::getIntegerVT(UW) : UVT;
12485ffd83dbSDimitry Andric       SDValue Sel = DAG.getNode(ISD::SELECT, dl, SVT, OpI1,
12495ffd83dbSDimitry Andric                                 DAG.getBitcast(SVT, If1),
12505ffd83dbSDimitry Andric                                 DAG.getBitcast(SVT, If0));
12515ffd83dbSDimitry Andric       SDValue Ret = DAG.getBitcast(UVT, Sel);
12525ffd83dbSDimitry Andric       DAG.ReplaceAllUsesWith(U, Ret.getNode());
12530b57cec5SDimitry Andric     }
12540b57cec5SDimitry Andric   }
12550b57cec5SDimitry Andric }
12560b57cec5SDimitry Andric 
PreprocessISelDAG()12570b57cec5SDimitry Andric void HexagonDAGToDAGISel::PreprocessISelDAG() {
12580b57cec5SDimitry Andric   // Repack all nodes before calling each preprocessing function,
12590b57cec5SDimitry Andric   // because each of them can modify the set of nodes.
12600b57cec5SDimitry Andric   auto getNodes = [this]() -> std::vector<SDNode *> {
12610b57cec5SDimitry Andric     std::vector<SDNode *> T;
12620b57cec5SDimitry Andric     T.reserve(CurDAG->allnodes_size());
12630b57cec5SDimitry Andric     for (SDNode &N : CurDAG->allnodes())
12640b57cec5SDimitry Andric       T.push_back(&N);
12650b57cec5SDimitry Andric     return T;
12660b57cec5SDimitry Andric   };
12670b57cec5SDimitry Andric 
1268bdd1243dSDimitry Andric   if (HST->useHVXOps())
1269bdd1243dSDimitry Andric     PreprocessHvxISelDAG();
1270bdd1243dSDimitry Andric 
12710b57cec5SDimitry Andric   // Transform: (or (select c x 0) z)  ->  (select c (or x z) z)
12720b57cec5SDimitry Andric   //            (or (select c 0 y) z)  ->  (select c z (or y z))
12730b57cec5SDimitry Andric   ppSimplifyOrSelect0(getNodes());
12740b57cec5SDimitry Andric 
12750b57cec5SDimitry Andric   // Transform: (store ch val (add x (add (shl y c) e)))
12760b57cec5SDimitry Andric   //        to: (store ch val (add x (shl (add y d) c))),
12770b57cec5SDimitry Andric   // where e = (shl d c) for some integer d.
12780b57cec5SDimitry Andric   // The purpose of this is to enable generation of loads/stores with
12790b57cec5SDimitry Andric   // shifted addressing mode, i.e. mem(x+y<<#c). For that, the shift
12800b57cec5SDimitry Andric   // value c must be 0, 1 or 2.
12810b57cec5SDimitry Andric   ppAddrReorderAddShl(getNodes());
12820b57cec5SDimitry Andric 
12830b57cec5SDimitry Andric   // Transform: (load ch (add x (and (srl y c) Mask)))
12840b57cec5SDimitry Andric   //        to: (load ch (add x (shl (srl y d) d-c)))
12850b57cec5SDimitry Andric   // where
12860b57cec5SDimitry Andric   // Mask = 00..0 111..1 0.0
12870b57cec5SDimitry Andric   //          |     |     +-- d-c 0s, and d-c is 0, 1 or 2.
12880b57cec5SDimitry Andric   //          |     +-------- 1s
12890b57cec5SDimitry Andric   //          +-------------- at most c 0s
12900b57cec5SDimitry Andric   // Motivating example:
12910b57cec5SDimitry Andric   // DAG combiner optimizes (add x (shl (srl y 5) 2))
12920b57cec5SDimitry Andric   //                     to (add x (and (srl y 3) 1FFFFFFC))
12930b57cec5SDimitry Andric   // which results in a constant-extended and(##...,lsr). This transformation
12940b57cec5SDimitry Andric   // undoes this simplification for cases where the shl can be folded into
12950b57cec5SDimitry Andric   // an addressing mode.
12960b57cec5SDimitry Andric   ppAddrRewriteAndSrl(getNodes());
12970b57cec5SDimitry Andric 
12980b57cec5SDimitry Andric   // Transform: (op ... (zext i1 c) ...) -> (select c (op ... 0 ...)
12990b57cec5SDimitry Andric   //                                                  (op ... 1 ...))
13000b57cec5SDimitry Andric   ppHoistZextI1(getNodes());
13010b57cec5SDimitry Andric 
13020b57cec5SDimitry Andric   DEBUG_WITH_TYPE("isel", {
13030b57cec5SDimitry Andric     dbgs() << "Preprocessed (Hexagon) selection DAG:";
13040b57cec5SDimitry Andric     CurDAG->dump();
13050b57cec5SDimitry Andric   });
13060b57cec5SDimitry Andric 
13070b57cec5SDimitry Andric   if (EnableAddressRebalancing) {
13080b57cec5SDimitry Andric     rebalanceAddressTrees();
13090b57cec5SDimitry Andric 
13100b57cec5SDimitry Andric     DEBUG_WITH_TYPE("isel", {
13110b57cec5SDimitry Andric       dbgs() << "Address tree balanced selection DAG:";
13120b57cec5SDimitry Andric       CurDAG->dump();
13130b57cec5SDimitry Andric     });
13140b57cec5SDimitry Andric   }
13150b57cec5SDimitry Andric }
13160b57cec5SDimitry Andric 
emitFunctionEntryCode()13175ffd83dbSDimitry Andric void HexagonDAGToDAGISel::emitFunctionEntryCode() {
1318480093f4SDimitry Andric   auto &HST = MF->getSubtarget<HexagonSubtarget>();
13190b57cec5SDimitry Andric   auto &HFI = *HST.getFrameLowering();
13200b57cec5SDimitry Andric   if (!HFI.needsAligna(*MF))
13210b57cec5SDimitry Andric     return;
13220b57cec5SDimitry Andric 
13230b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF->getFrameInfo();
13240b57cec5SDimitry Andric   MachineBasicBlock *EntryBB = &MF->front();
13255ffd83dbSDimitry Andric   Align EntryMaxA = MFI.getMaxAlign();
1326bdd1243dSDimitry Andric 
1327bdd1243dSDimitry Andric   // Reserve the first non-volatile register.
1328bdd1243dSDimitry Andric   Register AP = 0;
1329bdd1243dSDimitry Andric   auto &HRI = *HST.getRegisterInfo();
1330bdd1243dSDimitry Andric   BitVector Reserved = HRI.getReservedRegs(*MF);
1331bdd1243dSDimitry Andric   for (const MCPhysReg *R = HRI.getCalleeSavedRegs(MF); *R; ++R) {
1332bdd1243dSDimitry Andric     if (Reserved[*R])
1333bdd1243dSDimitry Andric       continue;
1334bdd1243dSDimitry Andric     AP = *R;
1335bdd1243dSDimitry Andric     break;
1336bdd1243dSDimitry Andric   }
1337bdd1243dSDimitry Andric   assert(AP.isValid() && "Couldn't reserve stack align register");
1338bdd1243dSDimitry Andric   BuildMI(EntryBB, DebugLoc(), HII->get(Hexagon::PS_aligna), AP)
13395ffd83dbSDimitry Andric       .addImm(EntryMaxA.value());
1340bdd1243dSDimitry Andric   MF->getInfo<HexagonMachineFunctionInfo>()->setStackAlignBaseReg(AP);
13410b57cec5SDimitry Andric }
13420b57cec5SDimitry Andric 
updateAligna()1343480093f4SDimitry Andric void HexagonDAGToDAGISel::updateAligna() {
1344480093f4SDimitry Andric   auto &HFI = *MF->getSubtarget<HexagonSubtarget>().getFrameLowering();
1345480093f4SDimitry Andric   if (!HFI.needsAligna(*MF))
1346480093f4SDimitry Andric     return;
1347480093f4SDimitry Andric   auto *AlignaI = const_cast<MachineInstr*>(HFI.getAlignaInstr(*MF));
1348480093f4SDimitry Andric   assert(AlignaI != nullptr);
13495ffd83dbSDimitry Andric   unsigned MaxA = MF->getFrameInfo().getMaxAlign().value();
1350480093f4SDimitry Andric   if (AlignaI->getOperand(1).getImm() < MaxA)
1351480093f4SDimitry Andric     AlignaI->getOperand(1).setImm(MaxA);
1352480093f4SDimitry Andric }
1353480093f4SDimitry Andric 
13540b57cec5SDimitry Andric // Match a frame index that can be used in an addressing mode.
SelectAddrFI(SDValue & N,SDValue & R)13550b57cec5SDimitry Andric bool HexagonDAGToDAGISel::SelectAddrFI(SDValue &N, SDValue &R) {
13560b57cec5SDimitry Andric   if (N.getOpcode() != ISD::FrameIndex)
13570b57cec5SDimitry Andric     return false;
13580b57cec5SDimitry Andric   auto &HFI = *HST->getFrameLowering();
13590b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF->getFrameInfo();
13600b57cec5SDimitry Andric   int FX = cast<FrameIndexSDNode>(N)->getIndex();
13610b57cec5SDimitry Andric   if (!MFI.isFixedObjectIndex(FX) && HFI.needsAligna(*MF))
13620b57cec5SDimitry Andric     return false;
13630b57cec5SDimitry Andric   R = CurDAG->getTargetFrameIndex(FX, MVT::i32);
13640b57cec5SDimitry Andric   return true;
13650b57cec5SDimitry Andric }
13660b57cec5SDimitry Andric 
SelectAddrGA(SDValue & N,SDValue & R)13670b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAddrGA(SDValue &N, SDValue &R) {
13685ffd83dbSDimitry Andric   return SelectGlobalAddress(N, R, false, Align(1));
13690b57cec5SDimitry Andric }
13700b57cec5SDimitry Andric 
SelectAddrGP(SDValue & N,SDValue & R)13710b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAddrGP(SDValue &N, SDValue &R) {
13725ffd83dbSDimitry Andric   return SelectGlobalAddress(N, R, true, Align(1));
13730b57cec5SDimitry Andric }
13740b57cec5SDimitry Andric 
SelectAnyImm(SDValue & N,SDValue & R)13750b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyImm(SDValue &N, SDValue &R) {
13765ffd83dbSDimitry Andric   return SelectAnyImmediate(N, R, Align(1));
13770b57cec5SDimitry Andric }
13780b57cec5SDimitry Andric 
SelectAnyImm0(SDValue & N,SDValue & R)13790b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyImm0(SDValue &N, SDValue &R) {
13805ffd83dbSDimitry Andric   return SelectAnyImmediate(N, R, Align(1));
13810b57cec5SDimitry Andric }
SelectAnyImm1(SDValue & N,SDValue & R)13820b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyImm1(SDValue &N, SDValue &R) {
13835ffd83dbSDimitry Andric   return SelectAnyImmediate(N, R, Align(2));
13840b57cec5SDimitry Andric }
SelectAnyImm2(SDValue & N,SDValue & R)13850b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyImm2(SDValue &N, SDValue &R) {
13865ffd83dbSDimitry Andric   return SelectAnyImmediate(N, R, Align(4));
13870b57cec5SDimitry Andric }
SelectAnyImm3(SDValue & N,SDValue & R)13880b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyImm3(SDValue &N, SDValue &R) {
13895ffd83dbSDimitry Andric   return SelectAnyImmediate(N, R, Align(8));
13900b57cec5SDimitry Andric }
13910b57cec5SDimitry Andric 
SelectAnyInt(SDValue & N,SDValue & R)13920b57cec5SDimitry Andric inline bool HexagonDAGToDAGISel::SelectAnyInt(SDValue &N, SDValue &R) {
13930b57cec5SDimitry Andric   EVT T = N.getValueType();
13940b57cec5SDimitry Andric   if (!T.isInteger() || T.getSizeInBits() != 32 || !isa<ConstantSDNode>(N))
13950b57cec5SDimitry Andric     return false;
139681ad6265SDimitry Andric   int32_t V = cast<const ConstantSDNode>(N)->getZExtValue();
139781ad6265SDimitry Andric   R = CurDAG->getTargetConstant(V, SDLoc(N), N.getValueType());
13980b57cec5SDimitry Andric   return true;
13990b57cec5SDimitry Andric }
14000b57cec5SDimitry Andric 
SelectAnyImmediate(SDValue & N,SDValue & R,Align Alignment)14010b57cec5SDimitry Andric bool HexagonDAGToDAGISel::SelectAnyImmediate(SDValue &N, SDValue &R,
14025ffd83dbSDimitry Andric                                              Align Alignment) {
14030b57cec5SDimitry Andric   switch (N.getOpcode()) {
14040b57cec5SDimitry Andric   case ISD::Constant: {
14050b57cec5SDimitry Andric     if (N.getValueType() != MVT::i32)
14060b57cec5SDimitry Andric       return false;
14070b57cec5SDimitry Andric     int32_t V = cast<const ConstantSDNode>(N)->getZExtValue();
14085ffd83dbSDimitry Andric     if (!isAligned(Alignment, V))
14090b57cec5SDimitry Andric       return false;
14100b57cec5SDimitry Andric     R = CurDAG->getTargetConstant(V, SDLoc(N), N.getValueType());
14110b57cec5SDimitry Andric     return true;
14120b57cec5SDimitry Andric   }
14130b57cec5SDimitry Andric   case HexagonISD::JT:
14140b57cec5SDimitry Andric   case HexagonISD::CP:
14150b57cec5SDimitry Andric     // These are assumed to always be aligned at least 8-byte boundary.
14165ffd83dbSDimitry Andric     if (Alignment > Align(8))
14170b57cec5SDimitry Andric       return false;
14180b57cec5SDimitry Andric     R = N.getOperand(0);
14190b57cec5SDimitry Andric     return true;
14200b57cec5SDimitry Andric   case ISD::ExternalSymbol:
14210b57cec5SDimitry Andric     // Symbols may be aligned at any boundary.
14225ffd83dbSDimitry Andric     if (Alignment > Align(1))
14230b57cec5SDimitry Andric       return false;
14240b57cec5SDimitry Andric     R = N;
14250b57cec5SDimitry Andric     return true;
14260b57cec5SDimitry Andric   case ISD::BlockAddress:
14270b57cec5SDimitry Andric     // Block address is always aligned at least 4-byte boundary.
14285ffd83dbSDimitry Andric     if (Alignment > Align(4) ||
14295ffd83dbSDimitry Andric         !isAligned(Alignment, cast<BlockAddressSDNode>(N)->getOffset()))
14300b57cec5SDimitry Andric       return false;
14310b57cec5SDimitry Andric     R = N;
14320b57cec5SDimitry Andric     return true;
14330b57cec5SDimitry Andric   }
14340b57cec5SDimitry Andric 
14355ffd83dbSDimitry Andric   if (SelectGlobalAddress(N, R, false, Alignment) ||
14365ffd83dbSDimitry Andric       SelectGlobalAddress(N, R, true, Alignment))
14370b57cec5SDimitry Andric     return true;
14380b57cec5SDimitry Andric 
14390b57cec5SDimitry Andric   return false;
14400b57cec5SDimitry Andric }
14410b57cec5SDimitry Andric 
SelectGlobalAddress(SDValue & N,SDValue & R,bool UseGP,Align Alignment)14420b57cec5SDimitry Andric bool HexagonDAGToDAGISel::SelectGlobalAddress(SDValue &N, SDValue &R,
14435ffd83dbSDimitry Andric                                               bool UseGP, Align Alignment) {
14440b57cec5SDimitry Andric   switch (N.getOpcode()) {
14450b57cec5SDimitry Andric   case ISD::ADD: {
14460b57cec5SDimitry Andric     SDValue N0 = N.getOperand(0);
14470b57cec5SDimitry Andric     SDValue N1 = N.getOperand(1);
14480b57cec5SDimitry Andric     unsigned GAOpc = N0.getOpcode();
14490b57cec5SDimitry Andric     if (UseGP && GAOpc != HexagonISD::CONST32_GP)
14500b57cec5SDimitry Andric       return false;
14510b57cec5SDimitry Andric     if (!UseGP && GAOpc != HexagonISD::CONST32)
14520b57cec5SDimitry Andric       return false;
14530b57cec5SDimitry Andric     if (ConstantSDNode *Const = dyn_cast<ConstantSDNode>(N1)) {
14545ffd83dbSDimitry Andric       if (!isAligned(Alignment, Const->getZExtValue()))
14550b57cec5SDimitry Andric         return false;
14565ffd83dbSDimitry Andric       SDValue Addr = N0.getOperand(0);
14570b57cec5SDimitry Andric       if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Addr)) {
14580b57cec5SDimitry Andric         if (GA->getOpcode() == ISD::TargetGlobalAddress) {
14590b57cec5SDimitry Andric           uint64_t NewOff = GA->getOffset() + (uint64_t)Const->getSExtValue();
14600b57cec5SDimitry Andric           R = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(Const),
14610b57cec5SDimitry Andric                                              N.getValueType(), NewOff);
14620b57cec5SDimitry Andric           return true;
14630b57cec5SDimitry Andric         }
14640b57cec5SDimitry Andric       }
14650b57cec5SDimitry Andric     }
14660b57cec5SDimitry Andric     break;
14670b57cec5SDimitry Andric   }
14680b57cec5SDimitry Andric   case HexagonISD::CP:
14690b57cec5SDimitry Andric   case HexagonISD::JT:
14700b57cec5SDimitry Andric   case HexagonISD::CONST32:
14710b57cec5SDimitry Andric     // The operand(0) of CONST32 is TargetGlobalAddress, which is what we
14720b57cec5SDimitry Andric     // want in the instruction.
14730b57cec5SDimitry Andric     if (!UseGP)
14740b57cec5SDimitry Andric       R = N.getOperand(0);
14750b57cec5SDimitry Andric     return !UseGP;
14760b57cec5SDimitry Andric   case HexagonISD::CONST32_GP:
14770b57cec5SDimitry Andric     if (UseGP)
14780b57cec5SDimitry Andric       R = N.getOperand(0);
14790b57cec5SDimitry Andric     return UseGP;
14800b57cec5SDimitry Andric   default:
14810b57cec5SDimitry Andric     return false;
14820b57cec5SDimitry Andric   }
14830b57cec5SDimitry Andric 
14840b57cec5SDimitry Andric   return false;
14850b57cec5SDimitry Andric }
14860b57cec5SDimitry Andric 
DetectUseSxtw(SDValue & N,SDValue & R)14870b57cec5SDimitry Andric bool HexagonDAGToDAGISel::DetectUseSxtw(SDValue &N, SDValue &R) {
14880b57cec5SDimitry Andric   // This (complex pattern) function is meant to detect a sign-extension
14890b57cec5SDimitry Andric   // i32->i64 on a per-operand basis. This would allow writing single
14900b57cec5SDimitry Andric   // patterns that would cover a number of combinations of different ways
14910b57cec5SDimitry Andric   // a sign-extensions could be written. For example:
14920b57cec5SDimitry Andric   //   (mul (DetectUseSxtw x) (DetectUseSxtw y)) -> (M2_dpmpyss_s0 x y)
14930b57cec5SDimitry Andric   // could match either one of these:
14940b57cec5SDimitry Andric   //   (mul (sext x) (sext_inreg y))
14950b57cec5SDimitry Andric   //   (mul (sext-load *p) (sext_inreg y))
14960b57cec5SDimitry Andric   //   (mul (sext_inreg x) (sext y))
14970b57cec5SDimitry Andric   // etc.
14980b57cec5SDimitry Andric   //
14990b57cec5SDimitry Andric   // The returned value will have type i64 and its low word will
15000b57cec5SDimitry Andric   // contain the value being extended. The high bits are not specified.
15010b57cec5SDimitry Andric   // The returned type is i64 because the original type of N was i64,
15020b57cec5SDimitry Andric   // but the users of this function should only use the low-word of the
15030b57cec5SDimitry Andric   // result, e.g.
15040b57cec5SDimitry Andric   //  (mul sxtw:x, sxtw:y) -> (M2_dpmpyss_s0 (LoReg sxtw:x), (LoReg sxtw:y))
15050b57cec5SDimitry Andric 
15060b57cec5SDimitry Andric   if (N.getValueType() != MVT::i64)
15070b57cec5SDimitry Andric     return false;
15080b57cec5SDimitry Andric   unsigned Opc = N.getOpcode();
15090b57cec5SDimitry Andric   switch (Opc) {
15100b57cec5SDimitry Andric     case ISD::SIGN_EXTEND:
15110b57cec5SDimitry Andric     case ISD::SIGN_EXTEND_INREG: {
15120b57cec5SDimitry Andric       // sext_inreg has the source type as a separate operand.
15130b57cec5SDimitry Andric       EVT T = Opc == ISD::SIGN_EXTEND
15140b57cec5SDimitry Andric                 ? N.getOperand(0).getValueType()
15150b57cec5SDimitry Andric                 : cast<VTSDNode>(N.getOperand(1))->getVT();
15160b57cec5SDimitry Andric       unsigned SW = T.getSizeInBits();
15170b57cec5SDimitry Andric       if (SW == 32)
15180b57cec5SDimitry Andric         R = N.getOperand(0);
15190b57cec5SDimitry Andric       else if (SW < 32)
15200b57cec5SDimitry Andric         R = N;
15210b57cec5SDimitry Andric       else
15220b57cec5SDimitry Andric         return false;
15230b57cec5SDimitry Andric       break;
15240b57cec5SDimitry Andric     }
15250b57cec5SDimitry Andric     case ISD::LOAD: {
15260b57cec5SDimitry Andric       LoadSDNode *L = cast<LoadSDNode>(N);
15270b57cec5SDimitry Andric       if (L->getExtensionType() != ISD::SEXTLOAD)
15280b57cec5SDimitry Andric         return false;
15290b57cec5SDimitry Andric       // All extending loads extend to i32, so even if the value in
15300b57cec5SDimitry Andric       // memory is shorter than 32 bits, it will be i32 after the load.
15310b57cec5SDimitry Andric       if (L->getMemoryVT().getSizeInBits() > 32)
15320b57cec5SDimitry Andric         return false;
15330b57cec5SDimitry Andric       R = N;
15340b57cec5SDimitry Andric       break;
15350b57cec5SDimitry Andric     }
15360b57cec5SDimitry Andric     case ISD::SRA: {
15370b57cec5SDimitry Andric       auto *S = dyn_cast<ConstantSDNode>(N.getOperand(1));
15380b57cec5SDimitry Andric       if (!S || S->getZExtValue() != 32)
15390b57cec5SDimitry Andric         return false;
15400b57cec5SDimitry Andric       R = N;
15410b57cec5SDimitry Andric       break;
15420b57cec5SDimitry Andric     }
15430b57cec5SDimitry Andric     default:
15440b57cec5SDimitry Andric       return false;
15450b57cec5SDimitry Andric   }
15460b57cec5SDimitry Andric   EVT RT = R.getValueType();
15470b57cec5SDimitry Andric   if (RT == MVT::i64)
15480b57cec5SDimitry Andric     return true;
15490b57cec5SDimitry Andric   assert(RT == MVT::i32);
15500b57cec5SDimitry Andric   // This is only to produce a value of type i64. Do not rely on the
15510b57cec5SDimitry Andric   // high bits produced by this.
15520b57cec5SDimitry Andric   const SDLoc &dl(N);
15530b57cec5SDimitry Andric   SDValue Ops[] = {
15540b57cec5SDimitry Andric     CurDAG->getTargetConstant(Hexagon::DoubleRegsRegClassID, dl, MVT::i32),
15550b57cec5SDimitry Andric     R, CurDAG->getTargetConstant(Hexagon::isub_hi, dl, MVT::i32),
15560b57cec5SDimitry Andric     R, CurDAG->getTargetConstant(Hexagon::isub_lo, dl, MVT::i32)
15570b57cec5SDimitry Andric   };
15580b57cec5SDimitry Andric   SDNode *T = CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl,
15590b57cec5SDimitry Andric                                      MVT::i64, Ops);
15600b57cec5SDimitry Andric   R = SDValue(T, 0);
15610b57cec5SDimitry Andric   return true;
15620b57cec5SDimitry Andric }
15630b57cec5SDimitry Andric 
keepsLowBits(const SDValue & Val,unsigned NumBits,SDValue & Src)15640b57cec5SDimitry Andric bool HexagonDAGToDAGISel::keepsLowBits(const SDValue &Val, unsigned NumBits,
15650b57cec5SDimitry Andric       SDValue &Src) {
15660b57cec5SDimitry Andric   unsigned Opc = Val.getOpcode();
15670b57cec5SDimitry Andric   switch (Opc) {
15680b57cec5SDimitry Andric   case ISD::SIGN_EXTEND:
15690b57cec5SDimitry Andric   case ISD::ZERO_EXTEND:
15700b57cec5SDimitry Andric   case ISD::ANY_EXTEND: {
15710b57cec5SDimitry Andric     const SDValue &Op0 = Val.getOperand(0);
15720b57cec5SDimitry Andric     EVT T = Op0.getValueType();
15730b57cec5SDimitry Andric     if (T.isInteger() && T.getSizeInBits() == NumBits) {
15740b57cec5SDimitry Andric       Src = Op0;
15750b57cec5SDimitry Andric       return true;
15760b57cec5SDimitry Andric     }
15770b57cec5SDimitry Andric     break;
15780b57cec5SDimitry Andric   }
15790b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
15800b57cec5SDimitry Andric   case ISD::AssertSext:
15810b57cec5SDimitry Andric   case ISD::AssertZext:
15820b57cec5SDimitry Andric     if (Val.getOperand(0).getValueType().isInteger()) {
15830b57cec5SDimitry Andric       VTSDNode *T = cast<VTSDNode>(Val.getOperand(1));
15840b57cec5SDimitry Andric       if (T->getVT().getSizeInBits() == NumBits) {
15850b57cec5SDimitry Andric         Src = Val.getOperand(0);
15860b57cec5SDimitry Andric         return true;
15870b57cec5SDimitry Andric       }
15880b57cec5SDimitry Andric     }
15890b57cec5SDimitry Andric     break;
15900b57cec5SDimitry Andric   case ISD::AND: {
15910b57cec5SDimitry Andric     // Check if this is an AND with NumBits of lower bits set to 1.
159281ad6265SDimitry Andric     uint64_t Mask = (1ULL << NumBits) - 1;
15930b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val.getOperand(0))) {
15940b57cec5SDimitry Andric       if (C->getZExtValue() == Mask) {
15950b57cec5SDimitry Andric         Src = Val.getOperand(1);
15960b57cec5SDimitry Andric         return true;
15970b57cec5SDimitry Andric       }
15980b57cec5SDimitry Andric     }
15990b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val.getOperand(1))) {
16000b57cec5SDimitry Andric       if (C->getZExtValue() == Mask) {
16010b57cec5SDimitry Andric         Src = Val.getOperand(0);
16020b57cec5SDimitry Andric         return true;
16030b57cec5SDimitry Andric       }
16040b57cec5SDimitry Andric     }
16050b57cec5SDimitry Andric     break;
16060b57cec5SDimitry Andric   }
16070b57cec5SDimitry Andric   case ISD::OR:
16080b57cec5SDimitry Andric   case ISD::XOR: {
16090b57cec5SDimitry Andric     // OR/XOR with the lower NumBits bits set to 0.
161081ad6265SDimitry Andric     uint64_t Mask = (1ULL << NumBits) - 1;
16110b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val.getOperand(0))) {
16120b57cec5SDimitry Andric       if ((C->getZExtValue() & Mask) == 0) {
16130b57cec5SDimitry Andric         Src = Val.getOperand(1);
16140b57cec5SDimitry Andric         return true;
16150b57cec5SDimitry Andric       }
16160b57cec5SDimitry Andric     }
16170b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val.getOperand(1))) {
16180b57cec5SDimitry Andric       if ((C->getZExtValue() & Mask) == 0) {
16190b57cec5SDimitry Andric         Src = Val.getOperand(0);
16200b57cec5SDimitry Andric         return true;
16210b57cec5SDimitry Andric       }
16220b57cec5SDimitry Andric     }
16230b57cec5SDimitry Andric     break;
16240b57cec5SDimitry Andric   }
16250b57cec5SDimitry Andric   default:
16260b57cec5SDimitry Andric     break;
16270b57cec5SDimitry Andric   }
16280b57cec5SDimitry Andric   return false;
16290b57cec5SDimitry Andric }
16300b57cec5SDimitry Andric 
isAlignedMemNode(const MemSDNode * N) const16310b57cec5SDimitry Andric bool HexagonDAGToDAGISel::isAlignedMemNode(const MemSDNode *N) const {
163281ad6265SDimitry Andric   return N->getAlign().value() >= N->getMemoryVT().getStoreSize();
16330b57cec5SDimitry Andric }
16340b57cec5SDimitry Andric 
isSmallStackStore(const StoreSDNode * N) const16350b57cec5SDimitry Andric bool HexagonDAGToDAGISel::isSmallStackStore(const StoreSDNode *N) const {
16360b57cec5SDimitry Andric   unsigned StackSize = MF->getFrameInfo().estimateStackSize(*MF);
16370b57cec5SDimitry Andric   switch (N->getMemoryVT().getStoreSize()) {
16380b57cec5SDimitry Andric     case 1:
16390b57cec5SDimitry Andric       return StackSize <= 56;   // 1*2^6 - 8
16400b57cec5SDimitry Andric     case 2:
16410b57cec5SDimitry Andric       return StackSize <= 120;  // 2*2^6 - 8
16420b57cec5SDimitry Andric     case 4:
16430b57cec5SDimitry Andric       return StackSize <= 248;  // 4*2^6 - 8
16440b57cec5SDimitry Andric     default:
16450b57cec5SDimitry Andric       return false;
16460b57cec5SDimitry Andric   }
16470b57cec5SDimitry Andric }
16480b57cec5SDimitry Andric 
16490b57cec5SDimitry Andric // Return true when the given node fits in a positive half word.
isPositiveHalfWord(const SDNode * N) const16500b57cec5SDimitry Andric bool HexagonDAGToDAGISel::isPositiveHalfWord(const SDNode *N) const {
16510b57cec5SDimitry Andric   if (const ConstantSDNode *CN = dyn_cast<const ConstantSDNode>(N)) {
16520b57cec5SDimitry Andric     int64_t V = CN->getSExtValue();
16530b57cec5SDimitry Andric     return V > 0 && isInt<16>(V);
16540b57cec5SDimitry Andric   }
16550b57cec5SDimitry Andric   if (N->getOpcode() == ISD::SIGN_EXTEND_INREG) {
16560b57cec5SDimitry Andric     const VTSDNode *VN = dyn_cast<const VTSDNode>(N->getOperand(1));
16570b57cec5SDimitry Andric     return VN->getVT().getSizeInBits() <= 16;
16580b57cec5SDimitry Andric   }
16590b57cec5SDimitry Andric   return false;
16600b57cec5SDimitry Andric }
16610b57cec5SDimitry Andric 
hasOneUse(const SDNode * N) const16620b57cec5SDimitry Andric bool HexagonDAGToDAGISel::hasOneUse(const SDNode *N) const {
16630b57cec5SDimitry Andric   return !CheckSingleUse || N->hasOneUse();
16640b57cec5SDimitry Andric }
16650b57cec5SDimitry Andric 
16660b57cec5SDimitry Andric ////////////////////////////////////////////////////////////////////////////////
16670b57cec5SDimitry Andric // Rebalancing of address calculation trees
16680b57cec5SDimitry Andric 
isOpcodeHandled(const SDNode * N)16690b57cec5SDimitry Andric static bool isOpcodeHandled(const SDNode *N) {
16700b57cec5SDimitry Andric   switch (N->getOpcode()) {
16710b57cec5SDimitry Andric     case ISD::ADD:
16720b57cec5SDimitry Andric     case ISD::MUL:
16730b57cec5SDimitry Andric       return true;
16740b57cec5SDimitry Andric     case ISD::SHL:
16750b57cec5SDimitry Andric       // We only handle constant shifts because these can be easily flattened
16760b57cec5SDimitry Andric       // into multiplications by 2^Op1.
16770b57cec5SDimitry Andric       return isa<ConstantSDNode>(N->getOperand(1).getNode());
16780b57cec5SDimitry Andric     default:
16790b57cec5SDimitry Andric       return false;
16800b57cec5SDimitry Andric   }
16810b57cec5SDimitry Andric }
16820b57cec5SDimitry Andric 
16830b57cec5SDimitry Andric /// Return the weight of an SDNode
getWeight(SDNode * N)16840b57cec5SDimitry Andric int HexagonDAGToDAGISel::getWeight(SDNode *N) {
16850b57cec5SDimitry Andric   if (!isOpcodeHandled(N))
16860b57cec5SDimitry Andric     return 1;
16870b57cec5SDimitry Andric   assert(RootWeights.count(N) && "Cannot get weight of unseen root!");
16880b57cec5SDimitry Andric   assert(RootWeights[N] != -1 && "Cannot get weight of unvisited root!");
16890b57cec5SDimitry Andric   assert(RootWeights[N] != -2 && "Cannot get weight of RAWU'd root!");
16900b57cec5SDimitry Andric   return RootWeights[N];
16910b57cec5SDimitry Andric }
16920b57cec5SDimitry Andric 
getHeight(SDNode * N)16930b57cec5SDimitry Andric int HexagonDAGToDAGISel::getHeight(SDNode *N) {
16940b57cec5SDimitry Andric   if (!isOpcodeHandled(N))
16950b57cec5SDimitry Andric     return 0;
16960b57cec5SDimitry Andric   assert(RootWeights.count(N) && RootWeights[N] >= 0 &&
16970b57cec5SDimitry Andric       "Cannot query height of unvisited/RAUW'd node!");
16980b57cec5SDimitry Andric   return RootHeights[N];
16990b57cec5SDimitry Andric }
17000b57cec5SDimitry Andric 
17010b57cec5SDimitry Andric namespace {
17020b57cec5SDimitry Andric struct WeightedLeaf {
17030b57cec5SDimitry Andric   SDValue Value;
17040b57cec5SDimitry Andric   int Weight;
17050b57cec5SDimitry Andric   int InsertionOrder;
17060b57cec5SDimitry Andric 
WeightedLeaf__anon86fca9590611::WeightedLeaf170781ad6265SDimitry Andric   WeightedLeaf() {}
17080b57cec5SDimitry Andric 
WeightedLeaf__anon86fca9590611::WeightedLeaf17090b57cec5SDimitry Andric   WeightedLeaf(SDValue Value, int Weight, int InsertionOrder) :
17100b57cec5SDimitry Andric     Value(Value), Weight(Weight), InsertionOrder(InsertionOrder) {
17110b57cec5SDimitry Andric     assert(Weight >= 0 && "Weight must be >= 0");
17120b57cec5SDimitry Andric   }
17130b57cec5SDimitry Andric 
Compare__anon86fca9590611::WeightedLeaf17140b57cec5SDimitry Andric   static bool Compare(const WeightedLeaf &A, const WeightedLeaf &B) {
17150b57cec5SDimitry Andric     assert(A.Value.getNode() && B.Value.getNode());
17160b57cec5SDimitry Andric     return A.Weight == B.Weight ?
17170b57cec5SDimitry Andric             (A.InsertionOrder > B.InsertionOrder) :
17180b57cec5SDimitry Andric             (A.Weight > B.Weight);
17190b57cec5SDimitry Andric   }
17200b57cec5SDimitry Andric };
17210b57cec5SDimitry Andric 
17220b57cec5SDimitry Andric /// A specialized priority queue for WeigthedLeaves. It automatically folds
17230b57cec5SDimitry Andric /// constants and allows removal of non-top elements while maintaining the
17240b57cec5SDimitry Andric /// priority order.
17250b57cec5SDimitry Andric class LeafPrioQueue {
17260b57cec5SDimitry Andric   SmallVector<WeightedLeaf, 8> Q;
17270b57cec5SDimitry Andric   bool HaveConst;
17280b57cec5SDimitry Andric   WeightedLeaf ConstElt;
17290b57cec5SDimitry Andric   unsigned Opcode;
17300b57cec5SDimitry Andric 
17310b57cec5SDimitry Andric public:
empty()17320b57cec5SDimitry Andric   bool empty() {
17330b57cec5SDimitry Andric     return (!HaveConst && Q.empty());
17340b57cec5SDimitry Andric   }
17350b57cec5SDimitry Andric 
size()17360b57cec5SDimitry Andric   size_t size() {
17370b57cec5SDimitry Andric     return Q.size() + HaveConst;
17380b57cec5SDimitry Andric   }
17390b57cec5SDimitry Andric 
hasConst()17400b57cec5SDimitry Andric   bool hasConst() {
17410b57cec5SDimitry Andric     return HaveConst;
17420b57cec5SDimitry Andric   }
17430b57cec5SDimitry Andric 
top()17440b57cec5SDimitry Andric   const WeightedLeaf &top() {
17450b57cec5SDimitry Andric     if (HaveConst)
17460b57cec5SDimitry Andric       return ConstElt;
17470b57cec5SDimitry Andric     return Q.front();
17480b57cec5SDimitry Andric   }
17490b57cec5SDimitry Andric 
pop()17500b57cec5SDimitry Andric   WeightedLeaf pop() {
17510b57cec5SDimitry Andric     if (HaveConst) {
17520b57cec5SDimitry Andric       HaveConst = false;
17530b57cec5SDimitry Andric       return ConstElt;
17540b57cec5SDimitry Andric     }
17550b57cec5SDimitry Andric     std::pop_heap(Q.begin(), Q.end(), WeightedLeaf::Compare);
17560b57cec5SDimitry Andric     return Q.pop_back_val();
17570b57cec5SDimitry Andric   }
17580b57cec5SDimitry Andric 
push(WeightedLeaf L,bool SeparateConst=true)17590b57cec5SDimitry Andric   void push(WeightedLeaf L, bool SeparateConst=true) {
17600b57cec5SDimitry Andric     if (!HaveConst && SeparateConst && isa<ConstantSDNode>(L.Value)) {
17610b57cec5SDimitry Andric       if (Opcode == ISD::MUL &&
17620b57cec5SDimitry Andric           cast<ConstantSDNode>(L.Value)->getSExtValue() == 1)
17630b57cec5SDimitry Andric         return;
17640b57cec5SDimitry Andric       if (Opcode == ISD::ADD &&
17650b57cec5SDimitry Andric           cast<ConstantSDNode>(L.Value)->getSExtValue() == 0)
17660b57cec5SDimitry Andric         return;
17670b57cec5SDimitry Andric 
17680b57cec5SDimitry Andric       HaveConst = true;
17690b57cec5SDimitry Andric       ConstElt = L;
17700b57cec5SDimitry Andric     } else {
17710b57cec5SDimitry Andric       Q.push_back(L);
17720b57cec5SDimitry Andric       std::push_heap(Q.begin(), Q.end(), WeightedLeaf::Compare);
17730b57cec5SDimitry Andric     }
17740b57cec5SDimitry Andric   }
17750b57cec5SDimitry Andric 
17760b57cec5SDimitry Andric   /// Push L to the bottom of the queue regardless of its weight. If L is
17770b57cec5SDimitry Andric   /// constant, it will not be folded with other constants in the queue.
pushToBottom(WeightedLeaf L)17780b57cec5SDimitry Andric   void pushToBottom(WeightedLeaf L) {
17790b57cec5SDimitry Andric     L.Weight = 1000;
17800b57cec5SDimitry Andric     push(L, false);
17810b57cec5SDimitry Andric   }
17820b57cec5SDimitry Andric 
17830b57cec5SDimitry Andric   /// Search for a SHL(x, [<=MaxAmount]) subtree in the queue, return the one of
17840b57cec5SDimitry Andric   /// lowest weight and remove it from the queue.
17850b57cec5SDimitry Andric   WeightedLeaf findSHL(uint64_t MaxAmount);
17860b57cec5SDimitry Andric 
17870b57cec5SDimitry Andric   WeightedLeaf findMULbyConst();
17880b57cec5SDimitry Andric 
LeafPrioQueue(unsigned Opcode)17890b57cec5SDimitry Andric   LeafPrioQueue(unsigned Opcode) :
17900b57cec5SDimitry Andric     HaveConst(false), Opcode(Opcode) { }
17910b57cec5SDimitry Andric };
17920b57cec5SDimitry Andric } // end anonymous namespace
17930b57cec5SDimitry Andric 
findSHL(uint64_t MaxAmount)17940b57cec5SDimitry Andric WeightedLeaf LeafPrioQueue::findSHL(uint64_t MaxAmount) {
17950b57cec5SDimitry Andric   int ResultPos;
17960b57cec5SDimitry Andric   WeightedLeaf Result;
17970b57cec5SDimitry Andric 
17980b57cec5SDimitry Andric   for (int Pos = 0, End = Q.size(); Pos != End; ++Pos) {
17990b57cec5SDimitry Andric     const WeightedLeaf &L = Q[Pos];
18000b57cec5SDimitry Andric     const SDValue &Val = L.Value;
18010b57cec5SDimitry Andric     if (Val.getOpcode() != ISD::SHL ||
18020b57cec5SDimitry Andric         !isa<ConstantSDNode>(Val.getOperand(1)) ||
18030b57cec5SDimitry Andric         Val.getConstantOperandVal(1) > MaxAmount)
18040b57cec5SDimitry Andric       continue;
18050b57cec5SDimitry Andric     if (!Result.Value.getNode() || Result.Weight > L.Weight ||
18060b57cec5SDimitry Andric         (Result.Weight == L.Weight && Result.InsertionOrder > L.InsertionOrder))
18070b57cec5SDimitry Andric     {
18080b57cec5SDimitry Andric       Result = L;
18090b57cec5SDimitry Andric       ResultPos = Pos;
18100b57cec5SDimitry Andric     }
18110b57cec5SDimitry Andric   }
18120b57cec5SDimitry Andric 
18130b57cec5SDimitry Andric   if (Result.Value.getNode()) {
18140b57cec5SDimitry Andric     Q.erase(&Q[ResultPos]);
18150b57cec5SDimitry Andric     std::make_heap(Q.begin(), Q.end(), WeightedLeaf::Compare);
18160b57cec5SDimitry Andric   }
18170b57cec5SDimitry Andric 
18180b57cec5SDimitry Andric   return Result;
18190b57cec5SDimitry Andric }
18200b57cec5SDimitry Andric 
findMULbyConst()18210b57cec5SDimitry Andric WeightedLeaf LeafPrioQueue::findMULbyConst() {
18220b57cec5SDimitry Andric   int ResultPos;
18230b57cec5SDimitry Andric   WeightedLeaf Result;
18240b57cec5SDimitry Andric 
18250b57cec5SDimitry Andric   for (int Pos = 0, End = Q.size(); Pos != End; ++Pos) {
18260b57cec5SDimitry Andric     const WeightedLeaf &L = Q[Pos];
18270b57cec5SDimitry Andric     const SDValue &Val = L.Value;
18280b57cec5SDimitry Andric     if (Val.getOpcode() != ISD::MUL ||
18290b57cec5SDimitry Andric         !isa<ConstantSDNode>(Val.getOperand(1)) ||
18300b57cec5SDimitry Andric         Val.getConstantOperandVal(1) > 127)
18310b57cec5SDimitry Andric       continue;
18320b57cec5SDimitry Andric     if (!Result.Value.getNode() || Result.Weight > L.Weight ||
18330b57cec5SDimitry Andric         (Result.Weight == L.Weight && Result.InsertionOrder > L.InsertionOrder))
18340b57cec5SDimitry Andric     {
18350b57cec5SDimitry Andric       Result = L;
18360b57cec5SDimitry Andric       ResultPos = Pos;
18370b57cec5SDimitry Andric     }
18380b57cec5SDimitry Andric   }
18390b57cec5SDimitry Andric 
18400b57cec5SDimitry Andric   if (Result.Value.getNode()) {
18410b57cec5SDimitry Andric     Q.erase(&Q[ResultPos]);
18420b57cec5SDimitry Andric     std::make_heap(Q.begin(), Q.end(), WeightedLeaf::Compare);
18430b57cec5SDimitry Andric   }
18440b57cec5SDimitry Andric 
18450b57cec5SDimitry Andric   return Result;
18460b57cec5SDimitry Andric }
18470b57cec5SDimitry Andric 
getMultiplierForSHL(SDNode * N)18480b57cec5SDimitry Andric SDValue HexagonDAGToDAGISel::getMultiplierForSHL(SDNode *N) {
18490b57cec5SDimitry Andric   uint64_t MulFactor = 1ull << N->getConstantOperandVal(1);
18500b57cec5SDimitry Andric   return CurDAG->getConstant(MulFactor, SDLoc(N),
18510b57cec5SDimitry Andric                              N->getOperand(1).getValueType());
18520b57cec5SDimitry Andric }
18530b57cec5SDimitry Andric 
18540b57cec5SDimitry Andric /// @returns the value x for which 2^x is a factor of Val
getPowerOf2Factor(SDValue Val)18550b57cec5SDimitry Andric static unsigned getPowerOf2Factor(SDValue Val) {
18560b57cec5SDimitry Andric   if (Val.getOpcode() == ISD::MUL) {
18570b57cec5SDimitry Andric     unsigned MaxFactor = 0;
18580b57cec5SDimitry Andric     for (int i = 0; i < 2; ++i) {
18590b57cec5SDimitry Andric       ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val.getOperand(i));
18600b57cec5SDimitry Andric       if (!C)
18610b57cec5SDimitry Andric         continue;
18620b57cec5SDimitry Andric       const APInt &CInt = C->getAPIntValue();
18630b57cec5SDimitry Andric       if (CInt.getBoolValue())
186406c3fb27SDimitry Andric         MaxFactor = CInt.countr_zero();
18650b57cec5SDimitry Andric     }
18660b57cec5SDimitry Andric     return MaxFactor;
18670b57cec5SDimitry Andric   }
18680b57cec5SDimitry Andric   if (Val.getOpcode() == ISD::SHL) {
18690b57cec5SDimitry Andric     if (!isa<ConstantSDNode>(Val.getOperand(1).getNode()))
18700b57cec5SDimitry Andric       return 0;
18710b57cec5SDimitry Andric     return (unsigned) Val.getConstantOperandVal(1);
18720b57cec5SDimitry Andric   }
18730b57cec5SDimitry Andric 
18740b57cec5SDimitry Andric   return 0;
18750b57cec5SDimitry Andric }
18760b57cec5SDimitry Andric 
18770b57cec5SDimitry Andric /// @returns true if V>>Amount will eliminate V's operation on its child
willShiftRightEliminate(SDValue V,unsigned Amount)18780b57cec5SDimitry Andric static bool willShiftRightEliminate(SDValue V, unsigned Amount) {
18790b57cec5SDimitry Andric   if (V.getOpcode() == ISD::MUL) {
18800b57cec5SDimitry Andric     SDValue Ops[] = { V.getOperand(0), V.getOperand(1) };
18810b57cec5SDimitry Andric     for (int i = 0; i < 2; ++i)
18820b57cec5SDimitry Andric       if (isa<ConstantSDNode>(Ops[i].getNode()) &&
18830b57cec5SDimitry Andric           V.getConstantOperandVal(i) % (1ULL << Amount) == 0) {
18840b57cec5SDimitry Andric         uint64_t NewConst = V.getConstantOperandVal(i) >> Amount;
18850b57cec5SDimitry Andric         return (NewConst == 1);
18860b57cec5SDimitry Andric       }
18870b57cec5SDimitry Andric   } else if (V.getOpcode() == ISD::SHL) {
18880b57cec5SDimitry Andric     return (Amount == V.getConstantOperandVal(1));
18890b57cec5SDimitry Andric   }
18900b57cec5SDimitry Andric 
18910b57cec5SDimitry Andric   return false;
18920b57cec5SDimitry Andric }
18930b57cec5SDimitry Andric 
factorOutPowerOf2(SDValue V,unsigned Power)18940b57cec5SDimitry Andric SDValue HexagonDAGToDAGISel::factorOutPowerOf2(SDValue V, unsigned Power) {
18950b57cec5SDimitry Andric   SDValue Ops[] = { V.getOperand(0), V.getOperand(1) };
18960b57cec5SDimitry Andric   if (V.getOpcode() == ISD::MUL) {
18970b57cec5SDimitry Andric     for (int i=0; i < 2; ++i) {
18980b57cec5SDimitry Andric       if (isa<ConstantSDNode>(Ops[i].getNode()) &&
18990b57cec5SDimitry Andric           V.getConstantOperandVal(i) % ((uint64_t)1 << Power) == 0) {
19000b57cec5SDimitry Andric         uint64_t NewConst = V.getConstantOperandVal(i) >> Power;
19010b57cec5SDimitry Andric         if (NewConst == 1)
19020b57cec5SDimitry Andric           return Ops[!i];
19030b57cec5SDimitry Andric         Ops[i] = CurDAG->getConstant(NewConst,
19040b57cec5SDimitry Andric                                      SDLoc(V), V.getValueType());
19050b57cec5SDimitry Andric         break;
19060b57cec5SDimitry Andric       }
19070b57cec5SDimitry Andric     }
19080b57cec5SDimitry Andric   } else if (V.getOpcode() == ISD::SHL) {
19090b57cec5SDimitry Andric     uint64_t ShiftAmount = V.getConstantOperandVal(1);
19100b57cec5SDimitry Andric     if (ShiftAmount == Power)
19110b57cec5SDimitry Andric       return Ops[0];
19120b57cec5SDimitry Andric     Ops[1] = CurDAG->getConstant(ShiftAmount - Power,
19130b57cec5SDimitry Andric                                  SDLoc(V), V.getValueType());
19140b57cec5SDimitry Andric   }
19150b57cec5SDimitry Andric 
19160b57cec5SDimitry Andric   return CurDAG->getNode(V.getOpcode(), SDLoc(V), V.getValueType(), Ops);
19170b57cec5SDimitry Andric }
19180b57cec5SDimitry Andric 
isTargetConstant(const SDValue & V)19190b57cec5SDimitry Andric static bool isTargetConstant(const SDValue &V) {
19200b57cec5SDimitry Andric   return V.getOpcode() == HexagonISD::CONST32 ||
19210b57cec5SDimitry Andric          V.getOpcode() == HexagonISD::CONST32_GP;
19220b57cec5SDimitry Andric }
19230b57cec5SDimitry Andric 
getUsesInFunction(const Value * V)19240b57cec5SDimitry Andric unsigned HexagonDAGToDAGISel::getUsesInFunction(const Value *V) {
19250b57cec5SDimitry Andric   if (GAUsesInFunction.count(V))
19260b57cec5SDimitry Andric     return GAUsesInFunction[V];
19270b57cec5SDimitry Andric 
19280b57cec5SDimitry Andric   unsigned Result = 0;
19290b57cec5SDimitry Andric   const Function &CurF = CurDAG->getMachineFunction().getFunction();
19300b57cec5SDimitry Andric   for (const User *U : V->users()) {
19310b57cec5SDimitry Andric     if (isa<Instruction>(U) &&
19320b57cec5SDimitry Andric         cast<Instruction>(U)->getParent()->getParent() == &CurF)
19330b57cec5SDimitry Andric       ++Result;
19340b57cec5SDimitry Andric   }
19350b57cec5SDimitry Andric 
19360b57cec5SDimitry Andric   GAUsesInFunction[V] = Result;
19370b57cec5SDimitry Andric 
19380b57cec5SDimitry Andric   return Result;
19390b57cec5SDimitry Andric }
19400b57cec5SDimitry Andric 
19410b57cec5SDimitry Andric /// Note - After calling this, N may be dead. It may have been replaced by a
19420b57cec5SDimitry Andric /// new node, so always use the returned value in place of N.
19430b57cec5SDimitry Andric ///
19440b57cec5SDimitry Andric /// @returns The SDValue taking the place of N (which could be N if it is
19450b57cec5SDimitry Andric /// unchanged)
balanceSubTree(SDNode * N,bool TopLevel)19460b57cec5SDimitry Andric SDValue HexagonDAGToDAGISel::balanceSubTree(SDNode *N, bool TopLevel) {
19470b57cec5SDimitry Andric   assert(RootWeights.count(N) && "Cannot balance non-root node.");
19480b57cec5SDimitry Andric   assert(RootWeights[N] != -2 && "This node was RAUW'd!");
19490b57cec5SDimitry Andric   assert(!TopLevel || N->getOpcode() == ISD::ADD);
19500b57cec5SDimitry Andric 
19510b57cec5SDimitry Andric   // Return early if this node was already visited
19520b57cec5SDimitry Andric   if (RootWeights[N] != -1)
19530b57cec5SDimitry Andric     return SDValue(N, 0);
19540b57cec5SDimitry Andric 
19550b57cec5SDimitry Andric   assert(isOpcodeHandled(N));
19560b57cec5SDimitry Andric 
19570b57cec5SDimitry Andric   SDValue Op0 = N->getOperand(0);
19580b57cec5SDimitry Andric   SDValue Op1 = N->getOperand(1);
19590b57cec5SDimitry Andric 
19600b57cec5SDimitry Andric   // Return early if the operands will remain unchanged or are all roots
19610b57cec5SDimitry Andric   if ((!isOpcodeHandled(Op0.getNode()) || RootWeights.count(Op0.getNode())) &&
19620b57cec5SDimitry Andric       (!isOpcodeHandled(Op1.getNode()) || RootWeights.count(Op1.getNode()))) {
19630b57cec5SDimitry Andric     SDNode *Op0N = Op0.getNode();
19640b57cec5SDimitry Andric     int Weight;
19650b57cec5SDimitry Andric     if (isOpcodeHandled(Op0N) && RootWeights[Op0N] == -1) {
19660b57cec5SDimitry Andric       Weight = getWeight(balanceSubTree(Op0N).getNode());
19670b57cec5SDimitry Andric       // Weight = calculateWeight(Op0N);
19680b57cec5SDimitry Andric     } else
19690b57cec5SDimitry Andric       Weight = getWeight(Op0N);
19700b57cec5SDimitry Andric 
19710b57cec5SDimitry Andric     SDNode *Op1N = N->getOperand(1).getNode(); // Op1 may have been RAUWd
19720b57cec5SDimitry Andric     if (isOpcodeHandled(Op1N) && RootWeights[Op1N] == -1) {
19730b57cec5SDimitry Andric       Weight += getWeight(balanceSubTree(Op1N).getNode());
19740b57cec5SDimitry Andric       // Weight += calculateWeight(Op1N);
19750b57cec5SDimitry Andric     } else
19760b57cec5SDimitry Andric       Weight += getWeight(Op1N);
19770b57cec5SDimitry Andric 
19780b57cec5SDimitry Andric     RootWeights[N] = Weight;
19790b57cec5SDimitry Andric     RootHeights[N] = std::max(getHeight(N->getOperand(0).getNode()),
19800b57cec5SDimitry Andric                               getHeight(N->getOperand(1).getNode())) + 1;
19810b57cec5SDimitry Andric 
19820b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> No need to balance root (Weight=" << Weight
19830b57cec5SDimitry Andric                       << " Height=" << RootHeights[N] << "): ");
19840b57cec5SDimitry Andric     LLVM_DEBUG(N->dump(CurDAG));
19850b57cec5SDimitry Andric 
19860b57cec5SDimitry Andric     return SDValue(N, 0);
19870b57cec5SDimitry Andric   }
19880b57cec5SDimitry Andric 
19890b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "** Balancing root node: ");
19900b57cec5SDimitry Andric   LLVM_DEBUG(N->dump(CurDAG));
19910b57cec5SDimitry Andric 
19920b57cec5SDimitry Andric   unsigned NOpcode = N->getOpcode();
19930b57cec5SDimitry Andric 
19940b57cec5SDimitry Andric   LeafPrioQueue Leaves(NOpcode);
19950b57cec5SDimitry Andric   SmallVector<SDValue, 4> Worklist;
19960b57cec5SDimitry Andric   Worklist.push_back(SDValue(N, 0));
19970b57cec5SDimitry Andric 
19980b57cec5SDimitry Andric   // SHL nodes will be converted to MUL nodes
19990b57cec5SDimitry Andric   if (NOpcode == ISD::SHL)
20000b57cec5SDimitry Andric     NOpcode = ISD::MUL;
20010b57cec5SDimitry Andric 
20020b57cec5SDimitry Andric   bool CanFactorize = false;
20030b57cec5SDimitry Andric   WeightedLeaf Mul1, Mul2;
20040b57cec5SDimitry Andric   unsigned MaxPowerOf2 = 0;
20050b57cec5SDimitry Andric   WeightedLeaf GA;
20060b57cec5SDimitry Andric 
20070b57cec5SDimitry Andric   // Do not try to factor out a shift if there is already a shift at the tip of
20080b57cec5SDimitry Andric   // the tree.
20090b57cec5SDimitry Andric   bool HaveTopLevelShift = false;
20100b57cec5SDimitry Andric   if (TopLevel &&
20110b57cec5SDimitry Andric       ((isOpcodeHandled(Op0.getNode()) && Op0.getOpcode() == ISD::SHL &&
20120b57cec5SDimitry Andric                         Op0.getConstantOperandVal(1) < 4) ||
20130b57cec5SDimitry Andric        (isOpcodeHandled(Op1.getNode()) && Op1.getOpcode() == ISD::SHL &&
20140b57cec5SDimitry Andric                         Op1.getConstantOperandVal(1) < 4)))
20150b57cec5SDimitry Andric     HaveTopLevelShift = true;
20160b57cec5SDimitry Andric 
20170b57cec5SDimitry Andric   // Flatten the subtree into an ordered list of leaves; at the same time
20180b57cec5SDimitry Andric   // determine whether the tree is already balanced.
20190b57cec5SDimitry Andric   int InsertionOrder = 0;
20200b57cec5SDimitry Andric   SmallDenseMap<SDValue, int> NodeHeights;
20210b57cec5SDimitry Andric   bool Imbalanced = false;
20220b57cec5SDimitry Andric   int CurrentWeight = 0;
20230b57cec5SDimitry Andric   while (!Worklist.empty()) {
20240b57cec5SDimitry Andric     SDValue Child = Worklist.pop_back_val();
20250b57cec5SDimitry Andric 
20260b57cec5SDimitry Andric     if (Child.getNode() != N && RootWeights.count(Child.getNode())) {
20270b57cec5SDimitry Andric       // CASE 1: Child is a root note
20280b57cec5SDimitry Andric 
20290b57cec5SDimitry Andric       int Weight = RootWeights[Child.getNode()];
20300b57cec5SDimitry Andric       if (Weight == -1) {
20310b57cec5SDimitry Andric         Child = balanceSubTree(Child.getNode());
20320b57cec5SDimitry Andric         // calculateWeight(Child.getNode());
20330b57cec5SDimitry Andric         Weight = getWeight(Child.getNode());
20340b57cec5SDimitry Andric       } else if (Weight == -2) {
20350b57cec5SDimitry Andric         // Whoops, this node was RAUWd by one of the balanceSubTree calls we
20360b57cec5SDimitry Andric         // made. Our worklist isn't up to date anymore.
20370b57cec5SDimitry Andric         // Restart the whole process.
20380b57cec5SDimitry Andric         LLVM_DEBUG(dbgs() << "--> Subtree was RAUWd. Restarting...\n");
20390b57cec5SDimitry Andric         return balanceSubTree(N, TopLevel);
20400b57cec5SDimitry Andric       }
20410b57cec5SDimitry Andric 
20420b57cec5SDimitry Andric       NodeHeights[Child] = 1;
20430b57cec5SDimitry Andric       CurrentWeight += Weight;
20440b57cec5SDimitry Andric 
20450b57cec5SDimitry Andric       unsigned PowerOf2;
20460b57cec5SDimitry Andric       if (TopLevel && !CanFactorize && !HaveTopLevelShift &&
20470b57cec5SDimitry Andric           (Child.getOpcode() == ISD::MUL || Child.getOpcode() == ISD::SHL) &&
20480b57cec5SDimitry Andric           Child.hasOneUse() && (PowerOf2 = getPowerOf2Factor(Child))) {
20490b57cec5SDimitry Andric         // Try to identify two factorizable MUL/SHL children greedily. Leave
20500b57cec5SDimitry Andric         // them out of the priority queue for now so we can deal with them
20510b57cec5SDimitry Andric         // after.
20520b57cec5SDimitry Andric         if (!Mul1.Value.getNode()) {
20530b57cec5SDimitry Andric           Mul1 = WeightedLeaf(Child, Weight, InsertionOrder++);
20540b57cec5SDimitry Andric           MaxPowerOf2 = PowerOf2;
20550b57cec5SDimitry Andric         } else {
20560b57cec5SDimitry Andric           Mul2 = WeightedLeaf(Child, Weight, InsertionOrder++);
20570b57cec5SDimitry Andric           MaxPowerOf2 = std::min(MaxPowerOf2, PowerOf2);
20580b57cec5SDimitry Andric 
20590b57cec5SDimitry Andric           // Our addressing modes can only shift by a maximum of 3
20600b57cec5SDimitry Andric           if (MaxPowerOf2 > 3)
20610b57cec5SDimitry Andric             MaxPowerOf2 = 3;
20620b57cec5SDimitry Andric 
20630b57cec5SDimitry Andric           CanFactorize = true;
20640b57cec5SDimitry Andric         }
20650b57cec5SDimitry Andric       } else
20660b57cec5SDimitry Andric         Leaves.push(WeightedLeaf(Child, Weight, InsertionOrder++));
20670b57cec5SDimitry Andric     } else if (!isOpcodeHandled(Child.getNode())) {
20680b57cec5SDimitry Andric       // CASE 2: Child is an unhandled kind of node (e.g. constant)
20690b57cec5SDimitry Andric       int Weight = getWeight(Child.getNode());
20700b57cec5SDimitry Andric 
20710b57cec5SDimitry Andric       NodeHeights[Child] = getHeight(Child.getNode());
20720b57cec5SDimitry Andric       CurrentWeight += Weight;
20730b57cec5SDimitry Andric 
20740b57cec5SDimitry Andric       if (isTargetConstant(Child) && !GA.Value.getNode())
20750b57cec5SDimitry Andric         GA = WeightedLeaf(Child, Weight, InsertionOrder++);
20760b57cec5SDimitry Andric       else
20770b57cec5SDimitry Andric         Leaves.push(WeightedLeaf(Child, Weight, InsertionOrder++));
20780b57cec5SDimitry Andric     } else {
20790b57cec5SDimitry Andric       // CASE 3: Child is a subtree of same opcode
20800b57cec5SDimitry Andric       // Visit children first, then flatten.
20810b57cec5SDimitry Andric       unsigned ChildOpcode = Child.getOpcode();
20820b57cec5SDimitry Andric       assert(ChildOpcode == NOpcode ||
20830b57cec5SDimitry Andric              (NOpcode == ISD::MUL && ChildOpcode == ISD::SHL));
20840b57cec5SDimitry Andric 
20850b57cec5SDimitry Andric       // Convert SHL to MUL
20860b57cec5SDimitry Andric       SDValue Op1;
20870b57cec5SDimitry Andric       if (ChildOpcode == ISD::SHL)
20880b57cec5SDimitry Andric         Op1 = getMultiplierForSHL(Child.getNode());
20890b57cec5SDimitry Andric       else
20900b57cec5SDimitry Andric         Op1 = Child->getOperand(1);
20910b57cec5SDimitry Andric 
20920b57cec5SDimitry Andric       if (!NodeHeights.count(Op1) || !NodeHeights.count(Child->getOperand(0))) {
20930b57cec5SDimitry Andric         assert(!NodeHeights.count(Child) && "Parent visited before children?");
20940b57cec5SDimitry Andric         // Visit children first, then re-visit this node
20950b57cec5SDimitry Andric         Worklist.push_back(Child);
20960b57cec5SDimitry Andric         Worklist.push_back(Op1);
20970b57cec5SDimitry Andric         Worklist.push_back(Child->getOperand(0));
20980b57cec5SDimitry Andric       } else {
20990b57cec5SDimitry Andric         // Back at this node after visiting the children
21000b57cec5SDimitry Andric         if (std::abs(NodeHeights[Op1] - NodeHeights[Child->getOperand(0)]) > 1)
21010b57cec5SDimitry Andric           Imbalanced = true;
21020b57cec5SDimitry Andric 
21030b57cec5SDimitry Andric         NodeHeights[Child] = std::max(NodeHeights[Op1],
21040b57cec5SDimitry Andric                                       NodeHeights[Child->getOperand(0)]) + 1;
21050b57cec5SDimitry Andric       }
21060b57cec5SDimitry Andric     }
21070b57cec5SDimitry Andric   }
21080b57cec5SDimitry Andric 
21090b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "--> Current height=" << NodeHeights[SDValue(N, 0)]
21100b57cec5SDimitry Andric                     << " weight=" << CurrentWeight
21110b57cec5SDimitry Andric                     << " imbalanced=" << Imbalanced << "\n");
21120b57cec5SDimitry Andric 
21130b57cec5SDimitry Andric   // Transform MUL(x, C * 2^Y) + SHL(z, Y) -> SHL(ADD(MUL(x, C), z), Y)
21140b57cec5SDimitry Andric   //  This factors out a shift in order to match memw(a<<Y+b).
21150b57cec5SDimitry Andric   if (CanFactorize && (willShiftRightEliminate(Mul1.Value, MaxPowerOf2) ||
21160b57cec5SDimitry Andric                        willShiftRightEliminate(Mul2.Value, MaxPowerOf2))) {
21170b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Found common factor for two MUL children!\n");
21180b57cec5SDimitry Andric     int Weight = Mul1.Weight + Mul2.Weight;
21190b57cec5SDimitry Andric     int Height = std::max(NodeHeights[Mul1.Value], NodeHeights[Mul2.Value]) + 1;
21200b57cec5SDimitry Andric     SDValue Mul1Factored = factorOutPowerOf2(Mul1.Value, MaxPowerOf2);
21210b57cec5SDimitry Andric     SDValue Mul2Factored = factorOutPowerOf2(Mul2.Value, MaxPowerOf2);
21220b57cec5SDimitry Andric     SDValue Sum = CurDAG->getNode(ISD::ADD, SDLoc(N), Mul1.Value.getValueType(),
21230b57cec5SDimitry Andric                                   Mul1Factored, Mul2Factored);
21240b57cec5SDimitry Andric     SDValue Const = CurDAG->getConstant(MaxPowerOf2, SDLoc(N),
21250b57cec5SDimitry Andric                                         Mul1.Value.getValueType());
21260b57cec5SDimitry Andric     SDValue New = CurDAG->getNode(ISD::SHL, SDLoc(N), Mul1.Value.getValueType(),
21270b57cec5SDimitry Andric                                   Sum, Const);
21280b57cec5SDimitry Andric     NodeHeights[New] = Height;
21290b57cec5SDimitry Andric     Leaves.push(WeightedLeaf(New, Weight, Mul1.InsertionOrder));
21300b57cec5SDimitry Andric   } else if (Mul1.Value.getNode()) {
21310b57cec5SDimitry Andric     // We failed to factorize two MULs, so now the Muls are left outside the
21320b57cec5SDimitry Andric     // queue... add them back.
21330b57cec5SDimitry Andric     Leaves.push(Mul1);
21340b57cec5SDimitry Andric     if (Mul2.Value.getNode())
21350b57cec5SDimitry Andric       Leaves.push(Mul2);
21360b57cec5SDimitry Andric     CanFactorize = false;
21370b57cec5SDimitry Andric   }
21380b57cec5SDimitry Andric 
21390b57cec5SDimitry Andric   // Combine GA + Constant -> GA+Offset, but only if GA is not used elsewhere
21400b57cec5SDimitry Andric   // and the root node itself is not used more than twice. This reduces the
21410b57cec5SDimitry Andric   // amount of additional constant extenders introduced by this optimization.
21420b57cec5SDimitry Andric   bool CombinedGA = false;
21430b57cec5SDimitry Andric   if (NOpcode == ISD::ADD && GA.Value.getNode() && Leaves.hasConst() &&
21440b57cec5SDimitry Andric       GA.Value.hasOneUse() && N->use_size() < 3) {
21450b57cec5SDimitry Andric     GlobalAddressSDNode *GANode =
21460b57cec5SDimitry Andric       cast<GlobalAddressSDNode>(GA.Value.getOperand(0));
21470b57cec5SDimitry Andric     ConstantSDNode *Offset = cast<ConstantSDNode>(Leaves.top().Value);
21480b57cec5SDimitry Andric 
21490b57cec5SDimitry Andric     if (getUsesInFunction(GANode->getGlobal()) == 1 && Offset->hasOneUse() &&
21500b57cec5SDimitry Andric         getTargetLowering()->isOffsetFoldingLegal(GANode)) {
21510b57cec5SDimitry Andric       LLVM_DEBUG(dbgs() << "--> Combining GA and offset ("
21520b57cec5SDimitry Andric                         << Offset->getSExtValue() << "): ");
21530b57cec5SDimitry Andric       LLVM_DEBUG(GANode->dump(CurDAG));
21540b57cec5SDimitry Andric 
21550b57cec5SDimitry Andric       SDValue NewTGA =
21560b57cec5SDimitry Andric         CurDAG->getTargetGlobalAddress(GANode->getGlobal(), SDLoc(GA.Value),
21570b57cec5SDimitry Andric             GANode->getValueType(0),
21580b57cec5SDimitry Andric             GANode->getOffset() + (uint64_t)Offset->getSExtValue());
21590b57cec5SDimitry Andric       GA.Value = CurDAG->getNode(GA.Value.getOpcode(), SDLoc(GA.Value),
21600b57cec5SDimitry Andric           GA.Value.getValueType(), NewTGA);
21610b57cec5SDimitry Andric       GA.Weight += Leaves.top().Weight;
21620b57cec5SDimitry Andric 
21630b57cec5SDimitry Andric       NodeHeights[GA.Value] = getHeight(GA.Value.getNode());
21640b57cec5SDimitry Andric       CombinedGA = true;
21650b57cec5SDimitry Andric 
21660b57cec5SDimitry Andric       Leaves.pop(); // Remove the offset constant from the queue
21670b57cec5SDimitry Andric     }
21680b57cec5SDimitry Andric   }
21690b57cec5SDimitry Andric 
21700b57cec5SDimitry Andric   if ((RebalanceOnlyForOptimizations && !CanFactorize && !CombinedGA) ||
21710b57cec5SDimitry Andric       (RebalanceOnlyImbalancedTrees && !Imbalanced)) {
21720b57cec5SDimitry Andric     RootWeights[N] = CurrentWeight;
21730b57cec5SDimitry Andric     RootHeights[N] = NodeHeights[SDValue(N, 0)];
21740b57cec5SDimitry Andric 
21750b57cec5SDimitry Andric     return SDValue(N, 0);
21760b57cec5SDimitry Andric   }
21770b57cec5SDimitry Andric 
21780b57cec5SDimitry Andric   // Combine GA + SHL(x, C<=31) so we will match Rx=add(#u8,asl(Rx,#U5))
21790b57cec5SDimitry Andric   if (NOpcode == ISD::ADD && GA.Value.getNode()) {
21800b57cec5SDimitry Andric     WeightedLeaf SHL = Leaves.findSHL(31);
21810b57cec5SDimitry Andric     if (SHL.Value.getNode()) {
21820b57cec5SDimitry Andric       int Height = std::max(NodeHeights[GA.Value], NodeHeights[SHL.Value]) + 1;
21830b57cec5SDimitry Andric       GA.Value = CurDAG->getNode(ISD::ADD, SDLoc(GA.Value),
21840b57cec5SDimitry Andric                                  GA.Value.getValueType(),
21850b57cec5SDimitry Andric                                  GA.Value, SHL.Value);
21860b57cec5SDimitry Andric       GA.Weight = SHL.Weight; // Specifically ignore the GA weight here
21870b57cec5SDimitry Andric       NodeHeights[GA.Value] = Height;
21880b57cec5SDimitry Andric     }
21890b57cec5SDimitry Andric   }
21900b57cec5SDimitry Andric 
21910b57cec5SDimitry Andric   if (GA.Value.getNode())
21920b57cec5SDimitry Andric     Leaves.push(GA);
21930b57cec5SDimitry Andric 
21940b57cec5SDimitry Andric   // If this is the top level and we haven't factored out a shift, we should try
21950b57cec5SDimitry Andric   // to move a constant to the bottom to match addressing modes like memw(rX+C)
21960b57cec5SDimitry Andric   if (TopLevel && !CanFactorize && Leaves.hasConst()) {
21970b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Pushing constant to tip of tree.");
21980b57cec5SDimitry Andric     Leaves.pushToBottom(Leaves.pop());
21990b57cec5SDimitry Andric   }
22000b57cec5SDimitry Andric 
22010b57cec5SDimitry Andric   const DataLayout &DL = CurDAG->getDataLayout();
22020b57cec5SDimitry Andric   const TargetLowering &TLI = *getTargetLowering();
22030b57cec5SDimitry Andric 
22040b57cec5SDimitry Andric   // Rebuild the tree using Huffman's algorithm
22050b57cec5SDimitry Andric   while (Leaves.size() > 1) {
22060b57cec5SDimitry Andric     WeightedLeaf L0 = Leaves.pop();
22070b57cec5SDimitry Andric 
22080b57cec5SDimitry Andric     // See whether we can grab a MUL to form an add(Rx,mpyi(Ry,#u6)),
22090b57cec5SDimitry Andric     // otherwise just get the next leaf
22100b57cec5SDimitry Andric     WeightedLeaf L1 = Leaves.findMULbyConst();
22110b57cec5SDimitry Andric     if (!L1.Value.getNode())
22120b57cec5SDimitry Andric       L1 = Leaves.pop();
22130b57cec5SDimitry Andric 
22140b57cec5SDimitry Andric     assert(L0.Weight <= L1.Weight && "Priority queue is broken!");
22150b57cec5SDimitry Andric 
22160b57cec5SDimitry Andric     SDValue V0 = L0.Value;
22170b57cec5SDimitry Andric     int V0Weight = L0.Weight;
22180b57cec5SDimitry Andric     SDValue V1 = L1.Value;
22190b57cec5SDimitry Andric     int V1Weight = L1.Weight;
22200b57cec5SDimitry Andric 
22210b57cec5SDimitry Andric     // Make sure that none of these nodes have been RAUW'd
22220b57cec5SDimitry Andric     if ((RootWeights.count(V0.getNode()) && RootWeights[V0.getNode()] == -2) ||
22230b57cec5SDimitry Andric         (RootWeights.count(V1.getNode()) && RootWeights[V1.getNode()] == -2)) {
22240b57cec5SDimitry Andric       LLVM_DEBUG(dbgs() << "--> Subtree was RAUWd. Restarting...\n");
22250b57cec5SDimitry Andric       return balanceSubTree(N, TopLevel);
22260b57cec5SDimitry Andric     }
22270b57cec5SDimitry Andric 
22280b57cec5SDimitry Andric     ConstantSDNode *V0C = dyn_cast<ConstantSDNode>(V0);
22290b57cec5SDimitry Andric     ConstantSDNode *V1C = dyn_cast<ConstantSDNode>(V1);
22300b57cec5SDimitry Andric     EVT VT = N->getValueType(0);
22310b57cec5SDimitry Andric     SDValue NewNode;
22320b57cec5SDimitry Andric 
22330b57cec5SDimitry Andric     if (V0C && !V1C) {
22340b57cec5SDimitry Andric       std::swap(V0, V1);
22350b57cec5SDimitry Andric       std::swap(V0C, V1C);
22360b57cec5SDimitry Andric     }
22370b57cec5SDimitry Andric 
22380b57cec5SDimitry Andric     // Calculate height of this node
22390b57cec5SDimitry Andric     assert(NodeHeights.count(V0) && NodeHeights.count(V1) &&
22400b57cec5SDimitry Andric            "Children must have been visited before re-combining them!");
22410b57cec5SDimitry Andric     int Height = std::max(NodeHeights[V0], NodeHeights[V1]) + 1;
22420b57cec5SDimitry Andric 
22430b57cec5SDimitry Andric     // Rebuild this node (and restore SHL from MUL if needed)
22440b57cec5SDimitry Andric     if (V1C && NOpcode == ISD::MUL && V1C->getAPIntValue().isPowerOf2())
22450b57cec5SDimitry Andric       NewNode = CurDAG->getNode(
22460b57cec5SDimitry Andric           ISD::SHL, SDLoc(V0), VT, V0,
22470b57cec5SDimitry Andric           CurDAG->getConstant(
22480b57cec5SDimitry Andric               V1C->getAPIntValue().logBase2(), SDLoc(N),
22490b57cec5SDimitry Andric               TLI.getScalarShiftAmountTy(DL, V0.getValueType())));
22500b57cec5SDimitry Andric     else
22510b57cec5SDimitry Andric       NewNode = CurDAG->getNode(NOpcode, SDLoc(N), VT, V0, V1);
22520b57cec5SDimitry Andric 
22530b57cec5SDimitry Andric     NodeHeights[NewNode] = Height;
22540b57cec5SDimitry Andric 
22550b57cec5SDimitry Andric     int Weight = V0Weight + V1Weight;
22560b57cec5SDimitry Andric     Leaves.push(WeightedLeaf(NewNode, Weight, L0.InsertionOrder));
22570b57cec5SDimitry Andric 
22580b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Built new node (Weight=" << Weight
22590b57cec5SDimitry Andric                       << ",Height=" << Height << "):\n");
22600b57cec5SDimitry Andric     LLVM_DEBUG(NewNode.dump());
22610b57cec5SDimitry Andric   }
22620b57cec5SDimitry Andric 
22630b57cec5SDimitry Andric   assert(Leaves.size() == 1);
22640b57cec5SDimitry Andric   SDValue NewRoot = Leaves.top().Value;
22650b57cec5SDimitry Andric 
22660b57cec5SDimitry Andric   assert(NodeHeights.count(NewRoot));
22670b57cec5SDimitry Andric   int Height = NodeHeights[NewRoot];
22680b57cec5SDimitry Andric 
22690b57cec5SDimitry Andric   // Restore SHL if we earlier converted it to a MUL
22700b57cec5SDimitry Andric   if (NewRoot.getOpcode() == ISD::MUL) {
22710b57cec5SDimitry Andric     ConstantSDNode *V1C = dyn_cast<ConstantSDNode>(NewRoot.getOperand(1));
22720b57cec5SDimitry Andric     if (V1C && V1C->getAPIntValue().isPowerOf2()) {
22730b57cec5SDimitry Andric       EVT VT = NewRoot.getValueType();
22740b57cec5SDimitry Andric       SDValue V0 = NewRoot.getOperand(0);
22750b57cec5SDimitry Andric       NewRoot = CurDAG->getNode(
22760b57cec5SDimitry Andric           ISD::SHL, SDLoc(NewRoot), VT, V0,
22770b57cec5SDimitry Andric           CurDAG->getConstant(
22780b57cec5SDimitry Andric               V1C->getAPIntValue().logBase2(), SDLoc(NewRoot),
22790b57cec5SDimitry Andric               TLI.getScalarShiftAmountTy(DL, V0.getValueType())));
22800b57cec5SDimitry Andric     }
22810b57cec5SDimitry Andric   }
22820b57cec5SDimitry Andric 
22830b57cec5SDimitry Andric   if (N != NewRoot.getNode()) {
22840b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Root is now: ");
22850b57cec5SDimitry Andric     LLVM_DEBUG(NewRoot.dump());
22860b57cec5SDimitry Andric 
22870b57cec5SDimitry Andric     // Replace all uses of old root by new root
22880b57cec5SDimitry Andric     CurDAG->ReplaceAllUsesWith(N, NewRoot.getNode());
22890b57cec5SDimitry Andric     // Mark that we have RAUW'd N
22900b57cec5SDimitry Andric     RootWeights[N] = -2;
22910b57cec5SDimitry Andric   } else {
22920b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Root unchanged.\n");
22930b57cec5SDimitry Andric   }
22940b57cec5SDimitry Andric 
22950b57cec5SDimitry Andric   RootWeights[NewRoot.getNode()] = Leaves.top().Weight;
22960b57cec5SDimitry Andric   RootHeights[NewRoot.getNode()] = Height;
22970b57cec5SDimitry Andric 
22980b57cec5SDimitry Andric   return NewRoot;
22990b57cec5SDimitry Andric }
23000b57cec5SDimitry Andric 
rebalanceAddressTrees()23010b57cec5SDimitry Andric void HexagonDAGToDAGISel::rebalanceAddressTrees() {
2302349cc55cSDimitry Andric   for (SDNode &Node : llvm::make_early_inc_range(CurDAG->allnodes())) {
2303349cc55cSDimitry Andric     SDNode *N = &Node;
23040b57cec5SDimitry Andric     if (N->getOpcode() != ISD::LOAD && N->getOpcode() != ISD::STORE)
23050b57cec5SDimitry Andric       continue;
23060b57cec5SDimitry Andric 
23070b57cec5SDimitry Andric     SDValue BasePtr = cast<MemSDNode>(N)->getBasePtr();
23080b57cec5SDimitry Andric     if (BasePtr.getOpcode() != ISD::ADD)
23090b57cec5SDimitry Andric       continue;
23100b57cec5SDimitry Andric 
23110b57cec5SDimitry Andric     // We've already processed this node
23120b57cec5SDimitry Andric     if (RootWeights.count(BasePtr.getNode()))
23130b57cec5SDimitry Andric       continue;
23140b57cec5SDimitry Andric 
23150b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "** Rebalancing address calculation in node: ");
23160b57cec5SDimitry Andric     LLVM_DEBUG(N->dump(CurDAG));
23170b57cec5SDimitry Andric 
23180b57cec5SDimitry Andric     // FindRoots
23190b57cec5SDimitry Andric     SmallVector<SDNode *, 4> Worklist;
23200b57cec5SDimitry Andric 
23210b57cec5SDimitry Andric     Worklist.push_back(BasePtr.getOperand(0).getNode());
23220b57cec5SDimitry Andric     Worklist.push_back(BasePtr.getOperand(1).getNode());
23230b57cec5SDimitry Andric 
23240b57cec5SDimitry Andric     while (!Worklist.empty()) {
23250b57cec5SDimitry Andric       SDNode *N = Worklist.pop_back_val();
23260b57cec5SDimitry Andric       unsigned Opcode = N->getOpcode();
23270b57cec5SDimitry Andric 
23280b57cec5SDimitry Andric       if (!isOpcodeHandled(N))
23290b57cec5SDimitry Andric         continue;
23300b57cec5SDimitry Andric 
23310b57cec5SDimitry Andric       Worklist.push_back(N->getOperand(0).getNode());
23320b57cec5SDimitry Andric       Worklist.push_back(N->getOperand(1).getNode());
23330b57cec5SDimitry Andric 
23340b57cec5SDimitry Andric       // Not a root if it has only one use and same opcode as its parent
23350b57cec5SDimitry Andric       if (N->hasOneUse() && Opcode == N->use_begin()->getOpcode())
23360b57cec5SDimitry Andric         continue;
23370b57cec5SDimitry Andric 
23380b57cec5SDimitry Andric       // This root node has already been processed
23390b57cec5SDimitry Andric       if (RootWeights.count(N))
23400b57cec5SDimitry Andric         continue;
23410b57cec5SDimitry Andric 
23420b57cec5SDimitry Andric       RootWeights[N] = -1;
23430b57cec5SDimitry Andric     }
23440b57cec5SDimitry Andric 
23450b57cec5SDimitry Andric     // Balance node itself
23460b57cec5SDimitry Andric     RootWeights[BasePtr.getNode()] = -1;
23470b57cec5SDimitry Andric     SDValue NewBasePtr = balanceSubTree(BasePtr.getNode(), /*TopLevel=*/ true);
23480b57cec5SDimitry Andric 
23490b57cec5SDimitry Andric     if (N->getOpcode() == ISD::LOAD)
23500b57cec5SDimitry Andric       N = CurDAG->UpdateNodeOperands(N, N->getOperand(0),
23510b57cec5SDimitry Andric             NewBasePtr, N->getOperand(2));
23520b57cec5SDimitry Andric     else
23530b57cec5SDimitry Andric       N = CurDAG->UpdateNodeOperands(N, N->getOperand(0), N->getOperand(1),
23540b57cec5SDimitry Andric             NewBasePtr, N->getOperand(3));
23550b57cec5SDimitry Andric 
23560b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "--> Final node: ");
23570b57cec5SDimitry Andric     LLVM_DEBUG(N->dump(CurDAG));
23580b57cec5SDimitry Andric   }
23590b57cec5SDimitry Andric 
23600b57cec5SDimitry Andric   CurDAG->RemoveDeadNodes();
23610b57cec5SDimitry Andric   GAUsesInFunction.clear();
23620b57cec5SDimitry Andric   RootHeights.clear();
23630b57cec5SDimitry Andric   RootWeights.clear();
23640b57cec5SDimitry Andric }
2365