xref: /freebsd/sys/dev/hifn/hifn7751var.h (revision 71625ec9)
1 /*	$OpenBSD: hifn7751var.h,v 1.42 2002/04/08 17:49:42 jason Exp $	*/
2 
3 /*-
4  * SPDX-License-Identifier: BSD-3-Clause
5  *
6  * Invertex AEON / Hifn 7751 driver
7  * Copyright (c) 1999 Invertex Inc. All rights reserved.
8  * Copyright (c) 1999 Theo de Raadt
9  * Copyright (c) 2000-2001 Network Security Technologies, Inc.
10  *			http://www.netsec.net
11  *
12  * Please send any comments, feedback, bug-fixes, or feature requests to
13  * software@invertex.com.
14  *
15  * Redistribution and use in source and binary forms, with or without
16  * modification, are permitted provided that the following conditions
17  * are met:
18  *
19  * 1. Redistributions of source code must retain the above copyright
20  *    notice, this list of conditions and the following disclaimer.
21  * 2. Redistributions in binary form must reproduce the above copyright
22  *    notice, this list of conditions and the following disclaimer in the
23  *    documentation and/or other materials provided with the distribution.
24  * 3. The name of the author may not be used to endorse or promote products
25  *    derived from this software without specific prior written permission.
26  *
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
29  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
30  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
31  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
32  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
33  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
37  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38  *
39  * Effort sponsored in part by the Defense Advanced Research Projects
40  * Agency (DARPA) and Air Force Research Laboratory, Air Force
41  * Materiel Command, USAF, under agreement number F30602-01-2-0537.
42  *
43  */
44 
45 #ifndef __HIFN7751VAR_H__
46 #define __HIFN7751VAR_H__
47 
48 #ifdef _KERNEL
49 
50 /*
51  * Some configurable values for the driver.  By default command+result
52  * descriptor rings are the same size.  The src+dst descriptor rings
53  * are sized at 3.5x the number of potential commands.  Slower parts
54  * (e.g. 7951) tend to run out of src descriptors; faster parts (7811)
55  * src+cmd/result descriptors.  It's not clear that increasing the size
56  * of the descriptor rings helps performance significantly as other
57  * factors tend to come into play (e.g. copying misaligned packets).
58  */
59 #define	HIFN_D_CMD_RSIZE	24	/* command descriptors */
60 #define	HIFN_D_SRC_RSIZE	((HIFN_D_CMD_RSIZE * 7) / 2)	/* source descriptors */
61 #define	HIFN_D_RES_RSIZE	HIFN_D_CMD_RSIZE	/* result descriptors */
62 #define	HIFN_D_DST_RSIZE	HIFN_D_SRC_RSIZE	/* destination descriptors */
63 
64 /*
65  *  Length values for cryptography
66  */
67 #define HIFN_DES_KEY_LENGTH		8
68 #define HIFN_3DES_KEY_LENGTH		24
69 #define HIFN_MAX_CRYPT_KEY_LENGTH	HIFN_3DES_KEY_LENGTH
70 #define HIFN_IV_LENGTH			8
71 #define	HIFN_AES_IV_LENGTH		16
72 #define HIFN_MAX_IV_LENGTH		HIFN_AES_IV_LENGTH
73 
74 /*
75  *  Length values for authentication
76  */
77 #define HIFN_MAC_KEY_LENGTH		64
78 #define HIFN_MD5_LENGTH			16
79 #define HIFN_SHA1_LENGTH		20
80 #define HIFN_MAC_TRUNC_LENGTH		12
81 
82 #define MAX_SCATTER 64
83 
84 /*
85  * Data structure to hold all 4 rings and any other ring related data
86  * that should reside in DMA.
87  */
88 struct hifn_dma {
89 	/*
90 	 *  Descriptor rings.  We add +1 to the size to accomidate the
91 	 *  jump descriptor.
92 	 */
93 	struct hifn_desc	cmdr[HIFN_D_CMD_RSIZE+1];
94 	struct hifn_desc	srcr[HIFN_D_SRC_RSIZE+1];
95 	struct hifn_desc	dstr[HIFN_D_DST_RSIZE+1];
96 	struct hifn_desc	resr[HIFN_D_RES_RSIZE+1];
97 
98 
99 	u_char			command_bufs[HIFN_D_CMD_RSIZE][HIFN_MAX_COMMAND];
100 	u_char			result_bufs[HIFN_D_CMD_RSIZE][HIFN_MAX_RESULT];
101 	u_int32_t		slop[HIFN_D_CMD_RSIZE];
102 	u_int64_t		test_src, test_dst;
103 } ;
104 
105 
106 struct hifn_session {
107 	int hs_mlen;
108 };
109 
110 #define	HIFN_RING_SYNC(sc, r, i, f)					\
111 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, (f))
112 
113 #define	HIFN_CMDR_SYNC(sc, i, f)	HIFN_RING_SYNC((sc), cmdr, (i), (f))
114 #define	HIFN_RESR_SYNC(sc, i, f)	HIFN_RING_SYNC((sc), resr, (i), (f))
115 #define	HIFN_SRCR_SYNC(sc, i, f)	HIFN_RING_SYNC((sc), srcr, (i), (f))
116 #define	HIFN_DSTR_SYNC(sc, i, f)	HIFN_RING_SYNC((sc), dstr, (i), (f))
117 
118 #define	HIFN_CMD_SYNC(sc, i, f)						\
119 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, (f))
120 
121 #define	HIFN_RES_SYNC(sc, i, f)						\
122 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_dmamap, (f))
123 
124 /*
125  * Holds data specific to a single HIFN board.
126  */
127 struct hifn_softc {
128 	device_t		sc_dev;		/* device backpointer */
129 	struct mtx		sc_mtx;		/* per-instance lock */
130 	bus_dma_tag_t		sc_dmat;	/* parent DMA tag descriptor */
131 	struct resource		*sc_bar0res;
132 	bus_space_handle_t	sc_sh0;		/* bar0 bus space handle */
133 	bus_space_tag_t		sc_st0;		/* bar0 bus space tag */
134 	bus_size_t		sc_bar0_lastreg;/* bar0 last reg written */
135 	struct resource		*sc_bar1res;
136 	bus_space_handle_t	sc_sh1;		/* bar1 bus space handle */
137 	bus_space_tag_t		sc_st1;		/* bar1 bus space tag */
138 	bus_size_t		sc_bar1_lastreg;/* bar1 last reg written */
139 	struct resource		*sc_irq;
140 	void			*sc_intrhand;	/* interrupt handle */
141 
142 	u_int32_t		sc_dmaier;
143 	u_int32_t		sc_drammodel;	/* 1=dram, 0=sram */
144 	u_int32_t		sc_pllconfig;	/* 7954/7955/7956 PLL config */
145 
146 	struct hifn_dma		*sc_dma;
147 	bus_dmamap_t		sc_dmamap;
148 	bus_dma_segment_t 	sc_dmasegs[1];
149 	bus_addr_t		sc_dma_physaddr;/* physical address of sc_dma */
150 	int			sc_dmansegs;
151 	struct hifn_command	*sc_hifn_commands[HIFN_D_RES_RSIZE];
152 	/*
153 	 *  Our current positions for insertion and removal from the desriptor
154 	 *  rings.
155 	 */
156 	int			sc_cmdi, sc_srci, sc_dsti, sc_resi;
157 	volatile int		sc_cmdu, sc_srcu, sc_dstu, sc_resu;
158 	int			sc_cmdk, sc_srck, sc_dstk, sc_resk;
159 
160 	int32_t			sc_cid;
161 	uint16_t		sc_ena;
162 	int			sc_maxses;
163 	int			sc_ramsize;
164 	int			sc_flags;
165 #define	HIFN_HAS_RNG		0x1	/* includes random number generator */
166 #define	HIFN_HAS_PUBLIC		0x2	/* includes public key support */
167 #define	HIFN_HAS_AES		0x4	/* includes AES support */
168 #define	HIFN_IS_7811		0x8	/* Hifn 7811 part */
169 #define	HIFN_IS_7956		0x10	/* Hifn 7956/7955 don't have SDRAM */
170 	struct callout		sc_rngto;	/* for polling RNG */
171 	struct callout		sc_tickto;	/* for managing DMA */
172 	int			sc_rngfirst;
173 	int			sc_rnghz;	/* RNG polling frequency */
174 	struct rndtest_state	*sc_rndtest;	/* RNG test state */
175 	void			(*sc_harvest)(struct rndtest_state *,
176 					void *, u_int);
177 	int			sc_c_busy;	/* command ring busy */
178 	int			sc_s_busy;	/* source data ring busy */
179 	int			sc_d_busy;	/* destination data ring busy */
180 	int			sc_r_busy;	/* result ring busy */
181 	int			sc_active;	/* for initial countdown */
182 	int			sc_needwakeup;	/* ops q'd wating on resources */
183 	int			sc_curbatch;	/* # ops submitted w/o int */
184 	int			sc_suspended;
185 #ifdef HIFN_VULCANDEV
186 	struct cdev            *sc_pkdev;
187 #endif
188 };
189 
190 #define	HIFN_LOCK(_sc)		mtx_lock(&(_sc)->sc_mtx)
191 #define	HIFN_UNLOCK(_sc)	mtx_unlock(&(_sc)->sc_mtx)
192 
193 /*
194  *  hifn_command_t
195  *
196  *  This is the control structure used to pass commands to hifn_encrypt().
197  *
198  *  flags
199  *  -----
200  *  Flags is the bitwise "or" values for command configuration.  A single
201  *  encrypt direction needs to be set:
202  *
203  *	HIFN_ENCODE or HIFN_DECODE
204  *
205  *  To use cryptography, a single crypto algorithm must be included:
206  *
207  *	HIFN_CRYPT_3DES or HIFN_CRYPT_DES
208  *
209  *  To use authentication is used, a single MAC algorithm must be included:
210  *
211  *	HIFN_MAC_MD5 or HIFN_MAC_SHA1
212  *
213  *  By default MD5 uses a 16 byte hash and SHA-1 uses a 20 byte hash.
214  *  If the value below is set, hash values are truncated or assumed
215  *  truncated to 12 bytes:
216  *
217  *	HIFN_MAC_TRUNC
218  *
219  *  Keys for encryption and authentication can be sent as part of a command,
220  *  or the last key value used with a particular session can be retrieved
221  *  and used again if either of these flags are not specified.
222  *
223  *	HIFN_CRYPT_NEW_KEY, HIFN_MAC_NEW_KEY
224  *
225  *  session_num
226  *  -----------
227  *  A number between 0 and 2048 (for DRAM models) or a number between
228  *  0 and 768 (for SRAM models).  Those who don't want to use session
229  *  numbers should leave value at zero and send a new crypt key and/or
230  *  new MAC key on every command.  If you use session numbers and
231  *  don't send a key with a command, the last key sent for that same
232  *  session number will be used.
233  *
234  *  Warning:  Using session numbers and multiboard at the same time
235  *            is currently broken.
236  *
237  *  mbuf
238  *  ----
239  *  Either fill in the mbuf pointer and npa=0 or
240  *	 fill packp[] and packl[] and set npa to > 0
241  *
242  *  mac_header_skip
243  *  ---------------
244  *  The number of bytes of the source_buf that are skipped over before
245  *  authentication begins.  This must be a number between 0 and 2^16-1
246  *  and can be used by IPsec implementers to skip over IP headers.
247  *  *** Value ignored if authentication not used ***
248  *
249  *  crypt_header_skip
250  *  -----------------
251  *  The number of bytes of the source_buf that are skipped over before
252  *  the cryptographic operation begins.  This must be a number between 0
253  *  and 2^16-1.  For IPsec, this number will always be 8 bytes larger
254  *  than the auth_header_skip (to skip over the ESP header).
255  *  *** Value ignored if cryptography not used ***
256  *
257  */
258 struct hifn_operand {
259 	bus_dmamap_t	map;
260 	bus_size_t	mapsize;
261 	int		nsegs;
262 	bus_dma_segment_t segs[MAX_SCATTER];
263 };
264 struct hifn_command {
265 	struct hifn_session *session;
266 	u_int16_t base_masks, cry_masks, mac_masks;
267 	u_int8_t iv[HIFN_MAX_IV_LENGTH], mac[HIFN_MAC_KEY_LENGTH];
268 	const uint8_t *ck;
269 	int cklen;
270 	int sloplen, slopidx;
271 
272 	struct hifn_operand src;
273 	struct hifn_operand dst;
274 	struct mbuf *dst_m;
275 
276 	struct hifn_softc *softc;
277 	struct cryptop *crp;
278 };
279 
280 #define	src_map		src.map
281 #define	src_mapsize	src.mapsize
282 #define	src_segs	src.segs
283 #define	src_nsegs	src.nsegs
284 
285 #define	dst_map		dst.map
286 #define	dst_mapsize	dst.mapsize
287 #define	dst_segs	dst.segs
288 #define	dst_nsegs	dst.nsegs
289 
290 /*
291  *  Return values for hifn_crypto()
292  */
293 #define HIFN_CRYPTO_SUCCESS	0
294 #define HIFN_CRYPTO_BAD_INPUT	(-1)
295 #define HIFN_CRYPTO_RINGS_FULL	(-2)
296 
297 /**************************************************************************
298  *
299  *  Function:  hifn_crypto
300  *
301  *  Purpose:   Called by external drivers to begin an encryption on the
302  *             HIFN board.
303  *
304  *  Blocking/Non-blocking Issues
305  *  ============================
306  *  The driver cannot block in hifn_crypto (no calls to tsleep) currently.
307  *  hifn_crypto() returns HIFN_CRYPTO_RINGS_FULL if there is not enough
308  *  room in any of the rings for the request to proceed.
309  *
310  *  Return Values
311  *  =============
312  *  0 for success, negative values on error
313  *
314  *  Defines for negative error codes are:
315  *
316  *    HIFN_CRYPTO_BAD_INPUT  :  The passed in command had invalid settings.
317  *    HIFN_CRYPTO_RINGS_FULL :  All DMA rings were full and non-blocking
318  *                              behaviour was requested.
319  *
320  *************************************************************************/
321 #endif /* _KERNEL */
322 
323 struct hifn_stats {
324 	u_int64_t hst_ibytes;
325 	u_int64_t hst_obytes;
326 	u_int32_t hst_ipackets;
327 	u_int32_t hst_opackets;
328 	u_int32_t hst_invalid;
329 	u_int32_t hst_nomem;		/* malloc or one of hst_nomem_* */
330 	u_int32_t hst_abort;
331 	u_int32_t hst_noirq;		/* IRQ for no reason */
332 	u_int32_t hst_totbatch;		/* ops submitted w/o interrupt */
333 	u_int32_t hst_maxbatch;		/* max ops submitted together */
334 	u_int32_t hst_unaligned;	/* unaligned src caused copy */
335 	/*
336 	 * The following divides hst_nomem into more specific buckets.
337 	 */
338 	u_int32_t hst_nomem_map;	/* bus_dmamap_create failed */
339 	u_int32_t hst_nomem_load;	/* bus_dmamap_load_* failed */
340 	u_int32_t hst_nomem_mbuf;	/* MGET* failed */
341 	u_int32_t hst_nomem_mcl;	/* MCLGET* failed */
342 	u_int32_t hst_nomem_cr;		/* out of command/result descriptor */
343 	u_int32_t hst_nomem_sd;		/* out of src/dst descriptors */
344 };
345 
346 #endif /* __HIFN7751VAR_H__ */
347