1 /*	$NetBSD: nouveau_nvkm_engine_fifo_gv100.c,v 1.2 2021/12/18 23:45:35 riastradh Exp $	*/
2 
3 /*
4  * Copyright 2018 Red Hat Inc.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  */
24 #include <sys/cdefs.h>
25 __KERNEL_RCSID(0, "$NetBSD: nouveau_nvkm_engine_fifo_gv100.c,v 1.2 2021/12/18 23:45:35 riastradh Exp $");
26 
27 #include "gk104.h"
28 #include "cgrp.h"
29 #include "changk104.h"
30 #include "user.h"
31 
32 #include <core/gpuobj.h>
33 
34 #include <nvif/class.h>
35 
36 void
gv100_fifo_runlist_chan(struct gk104_fifo_chan * chan,struct nvkm_memory * memory,u32 offset)37 gv100_fifo_runlist_chan(struct gk104_fifo_chan *chan,
38 			struct nvkm_memory *memory, u32 offset)
39 {
40 	struct nvkm_memory *usermem = chan->fifo->user.mem;
41 	const u64 user = nvkm_memory_addr(usermem) + (chan->base.chid * 0x200);
42 	const u64 inst = chan->base.inst->addr;
43 
44 	nvkm_wo32(memory, offset + 0x0, lower_32_bits(user));
45 	nvkm_wo32(memory, offset + 0x4, upper_32_bits(user));
46 	nvkm_wo32(memory, offset + 0x8, lower_32_bits(inst) | chan->base.chid);
47 	nvkm_wo32(memory, offset + 0xc, upper_32_bits(inst));
48 }
49 
50 void
gv100_fifo_runlist_cgrp(struct nvkm_fifo_cgrp * cgrp,struct nvkm_memory * memory,u32 offset)51 gv100_fifo_runlist_cgrp(struct nvkm_fifo_cgrp *cgrp,
52 			struct nvkm_memory *memory, u32 offset)
53 {
54 	nvkm_wo32(memory, offset + 0x0, (128 << 24) | (3 << 16) | 0x00000001);
55 	nvkm_wo32(memory, offset + 0x4, cgrp->chan_nr);
56 	nvkm_wo32(memory, offset + 0x8, cgrp->id);
57 	nvkm_wo32(memory, offset + 0xc, 0x00000000);
58 }
59 
60 const struct gk104_fifo_runlist_func
61 gv100_fifo_runlist = {
62 	.size = 16,
63 	.cgrp = gv100_fifo_runlist_cgrp,
64 	.chan = gv100_fifo_runlist_chan,
65 	.commit = gk104_fifo_runlist_commit,
66 };
67 
68 const struct nvkm_enum
69 gv100_fifo_fault_gpcclient[] = {
70 	{ 0x00, "T1_0" },
71 	{ 0x01, "T1_1" },
72 	{ 0x02, "T1_2" },
73 	{ 0x03, "T1_3" },
74 	{ 0x04, "T1_4" },
75 	{ 0x05, "T1_5" },
76 	{ 0x06, "T1_6" },
77 	{ 0x07, "T1_7" },
78 	{ 0x08, "PE_0" },
79 	{ 0x09, "PE_1" },
80 	{ 0x0a, "PE_2" },
81 	{ 0x0b, "PE_3" },
82 	{ 0x0c, "PE_4" },
83 	{ 0x0d, "PE_5" },
84 	{ 0x0e, "PE_6" },
85 	{ 0x0f, "PE_7" },
86 	{ 0x10, "RAST" },
87 	{ 0x11, "GCC" },
88 	{ 0x12, "GPCCS" },
89 	{ 0x13, "PROP_0" },
90 	{ 0x14, "PROP_1" },
91 	{ 0x15, "PROP_2" },
92 	{ 0x16, "PROP_3" },
93 	{ 0x17, "GPM" },
94 	{ 0x18, "LTP_UTLB_0" },
95 	{ 0x19, "LTP_UTLB_1" },
96 	{ 0x1a, "LTP_UTLB_2" },
97 	{ 0x1b, "LTP_UTLB_3" },
98 	{ 0x1c, "LTP_UTLB_4" },
99 	{ 0x1d, "LTP_UTLB_5" },
100 	{ 0x1e, "LTP_UTLB_6" },
101 	{ 0x1f, "LTP_UTLB_7" },
102 	{ 0x20, "RGG_UTLB" },
103 	{ 0x21, "T1_8" },
104 	{ 0x22, "T1_9" },
105 	{ 0x23, "T1_10" },
106 	{ 0x24, "T1_11" },
107 	{ 0x25, "T1_12" },
108 	{ 0x26, "T1_13" },
109 	{ 0x27, "T1_14" },
110 	{ 0x28, "T1_15" },
111 	{ 0x29, "TPCCS_0" },
112 	{ 0x2a, "TPCCS_1" },
113 	{ 0x2b, "TPCCS_2" },
114 	{ 0x2c, "TPCCS_3" },
115 	{ 0x2d, "TPCCS_4" },
116 	{ 0x2e, "TPCCS_5" },
117 	{ 0x2f, "TPCCS_6" },
118 	{ 0x30, "TPCCS_7" },
119 	{ 0x31, "PE_8" },
120 	{ 0x32, "PE_9" },
121 	{ 0x33, "TPCCS_8" },
122 	{ 0x34, "TPCCS_9" },
123 	{ 0x35, "T1_16" },
124 	{ 0x36, "T1_17" },
125 	{ 0x37, "T1_18" },
126 	{ 0x38, "T1_19" },
127 	{ 0x39, "PE_10" },
128 	{ 0x3a, "PE_11" },
129 	{ 0x3b, "TPCCS_10" },
130 	{ 0x3c, "TPCCS_11" },
131 	{ 0x3d, "T1_20" },
132 	{ 0x3e, "T1_21" },
133 	{ 0x3f, "T1_22" },
134 	{ 0x40, "T1_23" },
135 	{ 0x41, "PE_12" },
136 	{ 0x42, "PE_13" },
137 	{ 0x43, "TPCCS_12" },
138 	{ 0x44, "TPCCS_13" },
139 	{ 0x45, "T1_24" },
140 	{ 0x46, "T1_25" },
141 	{ 0x47, "T1_26" },
142 	{ 0x48, "T1_27" },
143 	{ 0x49, "PE_14" },
144 	{ 0x4a, "PE_15" },
145 	{ 0x4b, "TPCCS_14" },
146 	{ 0x4c, "TPCCS_15" },
147 	{ 0x4d, "T1_28" },
148 	{ 0x4e, "T1_29" },
149 	{ 0x4f, "T1_30" },
150 	{ 0x50, "T1_31" },
151 	{ 0x51, "PE_16" },
152 	{ 0x52, "PE_17" },
153 	{ 0x53, "TPCCS_16" },
154 	{ 0x54, "TPCCS_17" },
155 	{ 0x55, "T1_32" },
156 	{ 0x56, "T1_33" },
157 	{ 0x57, "T1_34" },
158 	{ 0x58, "T1_35" },
159 	{ 0x59, "PE_18" },
160 	{ 0x5a, "PE_19" },
161 	{ 0x5b, "TPCCS_18" },
162 	{ 0x5c, "TPCCS_19" },
163 	{ 0x5d, "T1_36" },
164 	{ 0x5e, "T1_37" },
165 	{ 0x5f, "T1_38" },
166 	{ 0x60, "T1_39" },
167 	{}
168 };
169 
170 const struct nvkm_enum
171 gv100_fifo_fault_hubclient[] = {
172 	{ 0x00, "VIP" },
173 	{ 0x01, "CE0" },
174 	{ 0x02, "CE1" },
175 	{ 0x03, "DNISO" },
176 	{ 0x04, "FE" },
177 	{ 0x05, "FECS" },
178 	{ 0x06, "HOST" },
179 	{ 0x07, "HOST_CPU" },
180 	{ 0x08, "HOST_CPU_NB" },
181 	{ 0x09, "ISO" },
182 	{ 0x0a, "MMU" },
183 	{ 0x0b, "NVDEC" },
184 	{ 0x0d, "NVENC1" },
185 	{ 0x0e, "NISO" },
186 	{ 0x0f, "P2P" },
187 	{ 0x10, "PD" },
188 	{ 0x11, "PERF" },
189 	{ 0x12, "PMU" },
190 	{ 0x13, "RASTERTWOD" },
191 	{ 0x14, "SCC" },
192 	{ 0x15, "SCC_NB" },
193 	{ 0x16, "SEC" },
194 	{ 0x17, "SSYNC" },
195 	{ 0x18, "CE2" },
196 	{ 0x19, "XV" },
197 	{ 0x1a, "MMU_NB" },
198 	{ 0x1b, "NVENC0" },
199 	{ 0x1c, "DFALCON" },
200 	{ 0x1d, "SKED" },
201 	{ 0x1e, "AFALCON" },
202 	{ 0x1f, "DONT_CARE" },
203 	{ 0x20, "HSCE0" },
204 	{ 0x21, "HSCE1" },
205 	{ 0x22, "HSCE2" },
206 	{ 0x23, "HSCE3" },
207 	{ 0x24, "HSCE4" },
208 	{ 0x25, "HSCE5" },
209 	{ 0x26, "HSCE6" },
210 	{ 0x27, "HSCE7" },
211 	{ 0x28, "HSCE8" },
212 	{ 0x29, "HSCE9" },
213 	{ 0x2a, "HSHUB" },
214 	{ 0x2b, "PTP_X0" },
215 	{ 0x2c, "PTP_X1" },
216 	{ 0x2d, "PTP_X2" },
217 	{ 0x2e, "PTP_X3" },
218 	{ 0x2f, "PTP_X4" },
219 	{ 0x30, "PTP_X5" },
220 	{ 0x31, "PTP_X6" },
221 	{ 0x32, "PTP_X7" },
222 	{ 0x33, "NVENC2" },
223 	{ 0x34, "VPR_SCRUBBER0" },
224 	{ 0x35, "VPR_SCRUBBER1" },
225 	{ 0x36, "DWBIF" },
226 	{ 0x37, "FBFALCON" },
227 	{ 0x38, "CE_SHIM" },
228 	{ 0x39, "GSP" },
229 	{}
230 };
231 
232 const struct nvkm_enum
233 gv100_fifo_fault_reason[] = {
234 	{ 0x00, "PDE" },
235 	{ 0x01, "PDE_SIZE" },
236 	{ 0x02, "PTE" },
237 	{ 0x03, "VA_LIMIT_VIOLATION" },
238 	{ 0x04, "UNBOUND_INST_BLOCK" },
239 	{ 0x05, "PRIV_VIOLATION" },
240 	{ 0x06, "RO_VIOLATION" },
241 	{ 0x07, "WO_VIOLATION" },
242 	{ 0x08, "PITCH_MASK_VIOLATION" },
243 	{ 0x09, "WORK_CREATION" },
244 	{ 0x0a, "UNSUPPORTED_APERTURE" },
245 	{ 0x0b, "COMPRESSION_FAILURE" },
246 	{ 0x0c, "UNSUPPORTED_KIND" },
247 	{ 0x0d, "REGION_VIOLATION" },
248 	{ 0x0e, "POISONED" },
249 	{ 0x0f, "ATOMIC_VIOLATION" },
250 	{}
251 };
252 
253 static const struct nvkm_enum
254 gv100_fifo_fault_engine[] = {
255 	{ 0x01, "DISPLAY" },
256 	{ 0x03, "PTP" },
257 	{ 0x04, "BAR1", NULL, NVKM_SUBDEV_BAR },
258 	{ 0x05, "BAR2", NULL, NVKM_SUBDEV_INSTMEM },
259 	{ 0x06, "PWR_PMU" },
260 	{ 0x08, "IFB", NULL, NVKM_ENGINE_IFB },
261 	{ 0x09, "PERF" },
262 	{ 0x1f, "PHYSICAL" },
263 	{ 0x20, "HOST0" },
264 	{ 0x21, "HOST1" },
265 	{ 0x22, "HOST2" },
266 	{ 0x23, "HOST3" },
267 	{ 0x24, "HOST4" },
268 	{ 0x25, "HOST5" },
269 	{ 0x26, "HOST6" },
270 	{ 0x27, "HOST7" },
271 	{ 0x28, "HOST8" },
272 	{ 0x29, "HOST9" },
273 	{ 0x2a, "HOST10" },
274 	{ 0x2b, "HOST11" },
275 	{ 0x2c, "HOST12" },
276 	{ 0x2d, "HOST13" },
277 	{}
278 };
279 
280 const struct nvkm_enum
281 gv100_fifo_fault_access[] = {
282 	{ 0x0, "VIRT_READ" },
283 	{ 0x1, "VIRT_WRITE" },
284 	{ 0x2, "VIRT_ATOMIC" },
285 	{ 0x3, "VIRT_PREFETCH" },
286 	{ 0x4, "VIRT_ATOMIC_WEAK" },
287 	{ 0x8, "PHYS_READ" },
288 	{ 0x9, "PHYS_WRITE" },
289 	{ 0xa, "PHYS_ATOMIC" },
290 	{ 0xb, "PHYS_PREFETCH" },
291 	{}
292 };
293 
294 static const struct gk104_fifo_func
295 gv100_fifo = {
296 	.pbdma = &gm200_fifo_pbdma,
297 	.fault.access = gv100_fifo_fault_access,
298 	.fault.engine = gv100_fifo_fault_engine,
299 	.fault.reason = gv100_fifo_fault_reason,
300 	.fault.hubclient = gv100_fifo_fault_hubclient,
301 	.fault.gpcclient = gv100_fifo_fault_gpcclient,
302 	.runlist = &gv100_fifo_runlist,
303 	.user = {{-1,-1,VOLTA_USERMODE_A      }, gv100_fifo_user_new   },
304 	.chan = {{ 0, 0,VOLTA_CHANNEL_GPFIFO_A}, gv100_fifo_gpfifo_new },
305 	.cgrp_force = true,
306 };
307 
308 int
gv100_fifo_new(struct nvkm_device * device,int index,struct nvkm_fifo ** pfifo)309 gv100_fifo_new(struct nvkm_device *device, int index, struct nvkm_fifo **pfifo)
310 {
311 	return gk104_fifo_new_(&gv100_fifo, device, index, 4096, pfifo);
312 }
313