xref: /qemu/hw/net/cadence_gem.c (revision 0c7ffc97)
149ab747fSPaolo Bonzini /*
2116d5546SPeter Crosthwaite  * QEMU Cadence GEM emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Xilinx, Inc.
549ab747fSPaolo Bonzini  *
649ab747fSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
749ab747fSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
849ab747fSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
949ab747fSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1049ab747fSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
1149ab747fSPaolo Bonzini  * furnished to do so, subject to the following conditions:
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
1449ab747fSPaolo Bonzini  * all copies or substantial portions of the Software.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1749ab747fSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1849ab747fSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1949ab747fSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2049ab747fSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2149ab747fSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2249ab747fSPaolo Bonzini  * THE SOFTWARE.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2649ab747fSPaolo Bonzini #include <zlib.h> /* For crc32 */
2749ab747fSPaolo Bonzini 
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31c755c943SLuc Michel #include "hw/registerfields.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
332bf57f73SAlistair Francis #include "qapi/error.h"
34e8e49943SAlistair Francis #include "qemu/log.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
3684aec8efSEdgar E. Iglesias #include "sysemu/dma.h"
3749ab747fSPaolo Bonzini #include "net/checksum.h"
38fbc14a09STong Ho #include "net/eth.h"
3949ab747fSPaolo Bonzini 
406fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0
4149ab747fSPaolo Bonzini #define DB_PRINT(...) do {\
426fe7661dSSai Pavan Boddu     if (CADENCE_GEM_ERR_DEBUG) {   \
436fe7661dSSai Pavan Boddu         qemu_log(": %s: ", __func__); \
446fe7661dSSai Pavan Boddu         qemu_log(__VA_ARGS__); \
456fe7661dSSai Pavan Boddu     } \
462562755eSEric Blake } while (0)
4749ab747fSPaolo Bonzini 
48c755c943SLuc Michel REG32(NWCTRL, 0x0) /* Network Control reg */
49bd8a922dSLuc Michel     FIELD(NWCTRL, LOOPBACK , 0, 1)
50bd8a922dSLuc Michel     FIELD(NWCTRL, LOOPBACK_LOCAL , 1, 1)
51bd8a922dSLuc Michel     FIELD(NWCTRL, ENABLE_RECEIVE, 2, 1)
52bd8a922dSLuc Michel     FIELD(NWCTRL, ENABLE_TRANSMIT, 3, 1)
53bd8a922dSLuc Michel     FIELD(NWCTRL, MAN_PORT_EN , 4, 1)
54bd8a922dSLuc Michel     FIELD(NWCTRL, CLEAR_ALL_STATS_REGS , 5, 1)
55bd8a922dSLuc Michel     FIELD(NWCTRL, INC_ALL_STATS_REGS, 6, 1)
56bd8a922dSLuc Michel     FIELD(NWCTRL, STATS_WRITE_EN, 7, 1)
57bd8a922dSLuc Michel     FIELD(NWCTRL, BACK_PRESSURE, 8, 1)
58bd8a922dSLuc Michel     FIELD(NWCTRL, TRANSMIT_START , 9, 1)
59bd8a922dSLuc Michel     FIELD(NWCTRL, TRANSMIT_HALT, 10, 1)
60bd8a922dSLuc Michel     FIELD(NWCTRL, TX_PAUSE_FRAME_RE, 11, 1)
61bd8a922dSLuc Michel     FIELD(NWCTRL, TX_PAUSE_FRAME_ZE, 12, 1)
62bd8a922dSLuc Michel     FIELD(NWCTRL, STATS_TAKE_SNAP, 13, 1)
63bd8a922dSLuc Michel     FIELD(NWCTRL, STATS_READ_SNAP, 14, 1)
64bd8a922dSLuc Michel     FIELD(NWCTRL, STORE_RX_TS, 15, 1)
65bd8a922dSLuc Michel     FIELD(NWCTRL, PFC_ENABLE, 16, 1)
66bd8a922dSLuc Michel     FIELD(NWCTRL, PFC_PRIO_BASED, 17, 1)
67bd8a922dSLuc Michel     FIELD(NWCTRL, FLUSH_RX_PKT_PCLK , 18, 1)
68bd8a922dSLuc Michel     FIELD(NWCTRL, TX_LPI_EN, 19, 1)
69bd8a922dSLuc Michel     FIELD(NWCTRL, PTP_UNICAST_ENA, 20, 1)
70bd8a922dSLuc Michel     FIELD(NWCTRL, ALT_SGMII_MODE, 21, 1)
71bd8a922dSLuc Michel     FIELD(NWCTRL, STORE_UDP_OFFSET, 22, 1)
72bd8a922dSLuc Michel     FIELD(NWCTRL, EXT_TSU_PORT_EN, 23, 1)
73bd8a922dSLuc Michel     FIELD(NWCTRL, ONE_STEP_SYNC_MO, 24, 1)
74bd8a922dSLuc Michel     FIELD(NWCTRL, PFC_CTRL , 25, 1)
75bd8a922dSLuc Michel     FIELD(NWCTRL, EXT_RXQ_SEL_EN , 26, 1)
76bd8a922dSLuc Michel     FIELD(NWCTRL, OSS_CORRECTION_FIELD, 27, 1)
77bd8a922dSLuc Michel     FIELD(NWCTRL, SEL_MII_ON_RGMII, 28, 1)
78bd8a922dSLuc Michel     FIELD(NWCTRL, TWO_PT_FIVE_GIG, 29, 1)
79bd8a922dSLuc Michel     FIELD(NWCTRL, IFG_EATS_QAV_CREDIT, 30, 1)
80bd8a922dSLuc Michel 
81c755c943SLuc Michel REG32(NWCFG, 0x4) /* Network Config reg */
8287a49c3fSLuc Michel     FIELD(NWCFG, SPEED, 0, 1)
8387a49c3fSLuc Michel     FIELD(NWCFG, FULL_DUPLEX, 1, 1)
8487a49c3fSLuc Michel     FIELD(NWCFG, DISCARD_NON_VLAN_FRAMES, 2, 1)
8587a49c3fSLuc Michel     FIELD(NWCFG, JUMBO_FRAMES, 3, 1)
8687a49c3fSLuc Michel     FIELD(NWCFG, PROMISC, 4, 1)
8787a49c3fSLuc Michel     FIELD(NWCFG, NO_BROADCAST, 5, 1)
8887a49c3fSLuc Michel     FIELD(NWCFG, MULTICAST_HASH_EN, 6, 1)
8987a49c3fSLuc Michel     FIELD(NWCFG, UNICAST_HASH_EN, 7, 1)
9087a49c3fSLuc Michel     FIELD(NWCFG, RECV_1536_BYTE_FRAMES, 8, 1)
9187a49c3fSLuc Michel     FIELD(NWCFG, EXTERNAL_ADDR_MATCH_EN, 9, 1)
9287a49c3fSLuc Michel     FIELD(NWCFG, GIGABIT_MODE_ENABLE, 10, 1)
9387a49c3fSLuc Michel     FIELD(NWCFG, PCS_SELECT, 11, 1)
9487a49c3fSLuc Michel     FIELD(NWCFG, RETRY_TEST, 12, 1)
9587a49c3fSLuc Michel     FIELD(NWCFG, PAUSE_ENABLE, 13, 1)
9687a49c3fSLuc Michel     FIELD(NWCFG, RECV_BUF_OFFSET, 14, 2)
9787a49c3fSLuc Michel     FIELD(NWCFG, LEN_ERR_DISCARD, 16, 1)
9887a49c3fSLuc Michel     FIELD(NWCFG, FCS_REMOVE, 17, 1)
9987a49c3fSLuc Michel     FIELD(NWCFG, MDC_CLOCK_DIV, 18, 3)
10087a49c3fSLuc Michel     FIELD(NWCFG, DATA_BUS_WIDTH, 21, 2)
10187a49c3fSLuc Michel     FIELD(NWCFG, DISABLE_COPY_PAUSE_FRAMES, 23, 1)
10287a49c3fSLuc Michel     FIELD(NWCFG, RECV_CSUM_OFFLOAD_EN, 24, 1)
10387a49c3fSLuc Michel     FIELD(NWCFG, EN_HALF_DUPLEX_RX, 25, 1)
10487a49c3fSLuc Michel     FIELD(NWCFG, IGNORE_RX_FCS, 26, 1)
10587a49c3fSLuc Michel     FIELD(NWCFG, SGMII_MODE_ENABLE, 27, 1)
10687a49c3fSLuc Michel     FIELD(NWCFG, IPG_STRETCH_ENABLE, 28, 1)
10787a49c3fSLuc Michel     FIELD(NWCFG, NSP_ACCEPT, 29, 1)
10887a49c3fSLuc Michel     FIELD(NWCFG, IGNORE_IPG_RX_ER, 30, 1)
10987a49c3fSLuc Michel     FIELD(NWCFG, UNI_DIRECTION_ENABLE, 31, 1)
11087a49c3fSLuc Michel 
111c755c943SLuc Michel REG32(NWSTATUS, 0x8) /* Network Status reg */
112c755c943SLuc Michel REG32(USERIO, 0xc) /* User IO reg */
11301f9175dSLuc Michel 
114c755c943SLuc Michel REG32(DMACFG, 0x10) /* DMA Control reg */
11501f9175dSLuc Michel     FIELD(DMACFG, SEND_BCAST_TO_ALL_QS, 31, 1)
11601f9175dSLuc Michel     FIELD(DMACFG, DMA_ADDR_BUS_WIDTH, 30, 1)
11701f9175dSLuc Michel     FIELD(DMACFG, TX_BD_EXT_MODE_EN , 29, 1)
11801f9175dSLuc Michel     FIELD(DMACFG, RX_BD_EXT_MODE_EN , 28, 1)
11901f9175dSLuc Michel     FIELD(DMACFG, FORCE_MAX_AMBA_BURST_TX, 26, 1)
12001f9175dSLuc Michel     FIELD(DMACFG, FORCE_MAX_AMBA_BURST_RX, 25, 1)
12101f9175dSLuc Michel     FIELD(DMACFG, FORCE_DISCARD_ON_ERR, 24, 1)
12201f9175dSLuc Michel     FIELD(DMACFG, RX_BUF_SIZE, 16, 8)
12301f9175dSLuc Michel     FIELD(DMACFG, CRC_ERROR_REPORT, 13, 1)
12401f9175dSLuc Michel     FIELD(DMACFG, INF_LAST_DBUF_SIZE_EN, 12, 1)
12501f9175dSLuc Michel     FIELD(DMACFG, TX_PBUF_CSUM_OFFLOAD, 11, 1)
12601f9175dSLuc Michel     FIELD(DMACFG, TX_PBUF_SIZE, 10, 1)
12701f9175dSLuc Michel     FIELD(DMACFG, RX_PBUF_SIZE, 8, 2)
12801f9175dSLuc Michel     FIELD(DMACFG, ENDIAN_SWAP_PACKET, 7, 1)
12901f9175dSLuc Michel     FIELD(DMACFG, ENDIAN_SWAP_MGNT, 6, 1)
13001f9175dSLuc Michel     FIELD(DMACFG, HDR_DATA_SPLIT_EN, 5, 1)
13101f9175dSLuc Michel     FIELD(DMACFG, AMBA_BURST_LEN , 0, 5)
13201f9175dSLuc Michel #define GEM_DMACFG_RBUFSZ_MUL  64         /* DMA RX Buffer Size multiplier */
13301f9175dSLuc Michel 
134c755c943SLuc Michel REG32(TXSTATUS, 0x14) /* TX Status reg */
135466da857SLuc Michel     FIELD(TXSTATUS, TX_USED_BIT_READ_MIDFRAME, 12, 1)
136466da857SLuc Michel     FIELD(TXSTATUS, TX_FRAME_TOO_LARGE, 11, 1)
137466da857SLuc Michel     FIELD(TXSTATUS, TX_DMA_LOCKUP, 10, 1)
138466da857SLuc Michel     FIELD(TXSTATUS, TX_MAC_LOCKUP, 9, 1)
139466da857SLuc Michel     FIELD(TXSTATUS, RESP_NOT_OK, 8, 1)
140466da857SLuc Michel     FIELD(TXSTATUS, LATE_COLLISION, 7, 1)
141466da857SLuc Michel     FIELD(TXSTATUS, TRANSMIT_UNDER_RUN, 6, 1)
142466da857SLuc Michel     FIELD(TXSTATUS, TRANSMIT_COMPLETE, 5, 1)
143466da857SLuc Michel     FIELD(TXSTATUS, AMBA_ERROR, 4, 1)
144466da857SLuc Michel     FIELD(TXSTATUS, TRANSMIT_GO, 3, 1)
145466da857SLuc Michel     FIELD(TXSTATUS, RETRY_LIMIT, 2, 1)
146466da857SLuc Michel     FIELD(TXSTATUS, COLLISION, 1, 1)
147466da857SLuc Michel     FIELD(TXSTATUS, USED_BIT_READ, 0, 1)
148466da857SLuc Michel 
149c755c943SLuc Michel REG32(RXQBASE, 0x18) /* RX Q Base address reg */
150c755c943SLuc Michel REG32(TXQBASE, 0x1c) /* TX Q Base address reg */
151c755c943SLuc Michel REG32(RXSTATUS, 0x20) /* RX Status reg */
152466da857SLuc Michel     FIELD(RXSTATUS, RX_DMA_LOCKUP, 5, 1)
153466da857SLuc Michel     FIELD(RXSTATUS, RX_MAC_LOCKUP, 4, 1)
154466da857SLuc Michel     FIELD(RXSTATUS, RESP_NOT_OK, 3, 1)
155466da857SLuc Michel     FIELD(RXSTATUS, RECEIVE_OVERRUN, 2, 1)
156466da857SLuc Michel     FIELD(RXSTATUS, FRAME_RECEIVED, 1, 1)
157466da857SLuc Michel     FIELD(RXSTATUS, BUF_NOT_AVAILABLE, 0, 1)
158466da857SLuc Michel 
159c755c943SLuc Michel REG32(ISR, 0x24) /* Interrupt Status reg */
160987e8060SLuc Michel     FIELD(ISR, TX_LOCKUP, 31, 1)
161987e8060SLuc Michel     FIELD(ISR, RX_LOCKUP, 30, 1)
162987e8060SLuc Michel     FIELD(ISR, TSU_TIMER, 29, 1)
163987e8060SLuc Michel     FIELD(ISR, WOL, 28, 1)
164987e8060SLuc Michel     FIELD(ISR, RECV_LPI, 27, 1)
165987e8060SLuc Michel     FIELD(ISR, TSU_SEC_INCR, 26, 1)
166987e8060SLuc Michel     FIELD(ISR, PTP_PDELAY_RESP_XMIT, 25, 1)
167987e8060SLuc Michel     FIELD(ISR, PTP_PDELAY_REQ_XMIT, 24, 1)
168987e8060SLuc Michel     FIELD(ISR, PTP_PDELAY_RESP_RECV, 23, 1)
169987e8060SLuc Michel     FIELD(ISR, PTP_PDELAY_REQ_RECV, 22, 1)
170987e8060SLuc Michel     FIELD(ISR, PTP_SYNC_XMIT, 21, 1)
171987e8060SLuc Michel     FIELD(ISR, PTP_DELAY_REQ_XMIT, 20, 1)
172987e8060SLuc Michel     FIELD(ISR, PTP_SYNC_RECV, 19, 1)
173987e8060SLuc Michel     FIELD(ISR, PTP_DELAY_REQ_RECV, 18, 1)
174987e8060SLuc Michel     FIELD(ISR, PCS_LP_PAGE_RECV, 17, 1)
175987e8060SLuc Michel     FIELD(ISR, PCS_AN_COMPLETE, 16, 1)
176987e8060SLuc Michel     FIELD(ISR, EXT_IRQ, 15, 1)
177987e8060SLuc Michel     FIELD(ISR, PAUSE_FRAME_XMIT, 14, 1)
178987e8060SLuc Michel     FIELD(ISR, PAUSE_TIME_ELAPSED, 13, 1)
179987e8060SLuc Michel     FIELD(ISR, PAUSE_FRAME_RECV, 12, 1)
180987e8060SLuc Michel     FIELD(ISR, RESP_NOT_OK, 11, 1)
181987e8060SLuc Michel     FIELD(ISR, RECV_OVERRUN, 10, 1)
182987e8060SLuc Michel     FIELD(ISR, LINK_CHANGE, 9, 1)
183987e8060SLuc Michel     FIELD(ISR, USXGMII_INT, 8, 1)
184987e8060SLuc Michel     FIELD(ISR, XMIT_COMPLETE, 7, 1)
185987e8060SLuc Michel     FIELD(ISR, AMBA_ERROR, 6, 1)
186987e8060SLuc Michel     FIELD(ISR, RETRY_EXCEEDED, 5, 1)
187987e8060SLuc Michel     FIELD(ISR, XMIT_UNDER_RUN, 4, 1)
188987e8060SLuc Michel     FIELD(ISR, TX_USED, 3, 1)
189987e8060SLuc Michel     FIELD(ISR, RX_USED, 2, 1)
190987e8060SLuc Michel     FIELD(ISR, RECV_COMPLETE, 1, 1)
191987e8060SLuc Michel     FIELD(ISR, MGNT_FRAME_SENT, 0, 1)
192c755c943SLuc Michel REG32(IER, 0x28) /* Interrupt Enable reg */
193c755c943SLuc Michel REG32(IDR, 0x2c) /* Interrupt Disable reg */
194c755c943SLuc Michel REG32(IMR, 0x30) /* Interrupt Mask reg */
195987e8060SLuc Michel 
196c755c943SLuc Michel REG32(PHYMNTNC, 0x34) /* Phy Maintenance reg */
1971b09eeb1SLuc Michel     FIELD(PHYMNTNC, DATA, 0, 16)
1981b09eeb1SLuc Michel     FIELD(PHYMNTNC, REG_ADDR, 18, 5)
1991b09eeb1SLuc Michel     FIELD(PHYMNTNC, PHY_ADDR, 23, 5)
2001b09eeb1SLuc Michel     FIELD(PHYMNTNC, OP, 28, 2)
2011b09eeb1SLuc Michel     FIELD(PHYMNTNC, ST, 30, 2)
202*0c7ffc97SBin Meng #define MDIO_OP_READ    0x2
203*0c7ffc97SBin Meng #define MDIO_OP_WRITE   0x1
2041b09eeb1SLuc Michel 
205c755c943SLuc Michel REG32(RXPAUSE, 0x38) /* RX Pause Time reg */
206c755c943SLuc Michel REG32(TXPAUSE, 0x3c) /* TX Pause Time reg */
207c755c943SLuc Michel REG32(TXPARTIALSF, 0x40) /* TX Partial Store and Forward */
208c755c943SLuc Michel REG32(RXPARTIALSF, 0x44) /* RX Partial Store and Forward */
209c755c943SLuc Michel REG32(JUMBO_MAX_LEN, 0x48) /* Max Jumbo Frame Size */
210c755c943SLuc Michel REG32(HASHLO, 0x80) /* Hash Low address reg */
211c755c943SLuc Michel REG32(HASHHI, 0x84) /* Hash High address reg */
212c755c943SLuc Michel REG32(SPADDR1LO, 0x88) /* Specific addr 1 low reg */
213c755c943SLuc Michel REG32(SPADDR1HI, 0x8c) /* Specific addr 1 high reg */
214c755c943SLuc Michel REG32(SPADDR2LO, 0x90) /* Specific addr 2 low reg */
215c755c943SLuc Michel REG32(SPADDR2HI, 0x94) /* Specific addr 2 high reg */
216c755c943SLuc Michel REG32(SPADDR3LO, 0x98) /* Specific addr 3 low reg */
217c755c943SLuc Michel REG32(SPADDR3HI, 0x9c) /* Specific addr 3 high reg */
218c755c943SLuc Michel REG32(SPADDR4LO, 0xa0) /* Specific addr 4 low reg */
219c755c943SLuc Michel REG32(SPADDR4HI, 0xa4) /* Specific addr 4 high reg */
220c755c943SLuc Michel REG32(TIDMATCH1, 0xa8) /* Type ID1 Match reg */
221c755c943SLuc Michel REG32(TIDMATCH2, 0xac) /* Type ID2 Match reg */
222c755c943SLuc Michel REG32(TIDMATCH3, 0xb0) /* Type ID3 Match reg */
223c755c943SLuc Michel REG32(TIDMATCH4, 0xb4) /* Type ID4 Match reg */
224c755c943SLuc Michel REG32(WOLAN, 0xb8) /* Wake on LAN reg */
225c755c943SLuc Michel REG32(IPGSTRETCH, 0xbc) /* IPG Stretch reg */
226c755c943SLuc Michel REG32(SVLAN, 0xc0) /* Stacked VLAN reg */
227c755c943SLuc Michel REG32(MODID, 0xfc) /* Module ID reg */
228315ebbd7SMichael Tokarev REG32(OCTTXLO, 0x100) /* Octets transmitted Low reg */
229315ebbd7SMichael Tokarev REG32(OCTTXHI, 0x104) /* Octets transmitted High reg */
230c755c943SLuc Michel REG32(TXCNT, 0x108) /* Error-free Frames transmitted */
231c755c943SLuc Michel REG32(TXBCNT, 0x10c) /* Error-free Broadcast Frames */
232c755c943SLuc Michel REG32(TXMCNT, 0x110) /* Error-free Multicast Frame */
233c755c943SLuc Michel REG32(TXPAUSECNT, 0x114) /* Pause Frames Transmitted */
234c755c943SLuc Michel REG32(TX64CNT, 0x118) /* Error-free 64 TX */
235c755c943SLuc Michel REG32(TX65CNT, 0x11c) /* Error-free 65-127 TX */
236c755c943SLuc Michel REG32(TX128CNT, 0x120) /* Error-free 128-255 TX */
237c755c943SLuc Michel REG32(TX256CNT, 0x124) /* Error-free 256-511 */
238c755c943SLuc Michel REG32(TX512CNT, 0x128) /* Error-free 512-1023 TX */
239c755c943SLuc Michel REG32(TX1024CNT, 0x12c) /* Error-free 1024-1518 TX */
240c755c943SLuc Michel REG32(TX1519CNT, 0x130) /* Error-free larger than 1519 TX */
241c755c943SLuc Michel REG32(TXURUNCNT, 0x134) /* TX under run error counter */
242c755c943SLuc Michel REG32(SINGLECOLLCNT, 0x138) /* Single Collision Frames */
243c755c943SLuc Michel REG32(MULTCOLLCNT, 0x13c) /* Multiple Collision Frames */
244c755c943SLuc Michel REG32(EXCESSCOLLCNT, 0x140) /* Excessive Collision Frames */
245c755c943SLuc Michel REG32(LATECOLLCNT, 0x144) /* Late Collision Frames */
246c755c943SLuc Michel REG32(DEFERTXCNT, 0x148) /* Deferred Transmission Frames */
247c755c943SLuc Michel REG32(CSENSECNT, 0x14c) /* Carrier Sense Error Counter */
248315ebbd7SMichael Tokarev REG32(OCTRXLO, 0x150) /* Octets Received register Low */
249315ebbd7SMichael Tokarev REG32(OCTRXHI, 0x154) /* Octets Received register High */
250c755c943SLuc Michel REG32(RXCNT, 0x158) /* Error-free Frames Received */
251c755c943SLuc Michel REG32(RXBROADCNT, 0x15c) /* Error-free Broadcast Frames RX */
252c755c943SLuc Michel REG32(RXMULTICNT, 0x160) /* Error-free Multicast Frames RX */
253c755c943SLuc Michel REG32(RXPAUSECNT, 0x164) /* Pause Frames Received Counter */
254c755c943SLuc Michel REG32(RX64CNT, 0x168) /* Error-free 64 byte Frames RX */
255c755c943SLuc Michel REG32(RX65CNT, 0x16c) /* Error-free 65-127B Frames RX */
256c755c943SLuc Michel REG32(RX128CNT, 0x170) /* Error-free 128-255B Frames RX */
257c755c943SLuc Michel REG32(RX256CNT, 0x174) /* Error-free 256-512B Frames RX */
258c755c943SLuc Michel REG32(RX512CNT, 0x178) /* Error-free 512-1023B Frames RX */
259c755c943SLuc Michel REG32(RX1024CNT, 0x17c) /* Error-free 1024-1518B Frames RX */
260c755c943SLuc Michel REG32(RX1519CNT, 0x180) /* Error-free 1519-max Frames RX */
261c755c943SLuc Michel REG32(RXUNDERCNT, 0x184) /* Undersize Frames Received */
262c755c943SLuc Michel REG32(RXOVERCNT, 0x188) /* Oversize Frames Received */
263c755c943SLuc Michel REG32(RXJABCNT, 0x18c) /* Jabbers Received Counter */
264c755c943SLuc Michel REG32(RXFCSCNT, 0x190) /* Frame Check seq. Error Counter */
265c755c943SLuc Michel REG32(RXLENERRCNT, 0x194) /* Length Field Error Counter */
266c755c943SLuc Michel REG32(RXSYMERRCNT, 0x198) /* Symbol Error Counter */
267c755c943SLuc Michel REG32(RXALIGNERRCNT, 0x19c) /* Alignment Error Counter */
268c755c943SLuc Michel REG32(RXRSCERRCNT, 0x1a0) /* Receive Resource Error Counter */
269c755c943SLuc Michel REG32(RXORUNCNT, 0x1a4) /* Receive Overrun Counter */
270c755c943SLuc Michel REG32(RXIPCSERRCNT, 0x1a8) /* IP header Checksum Err Counter */
271c755c943SLuc Michel REG32(RXTCPCCNT, 0x1ac) /* TCP Checksum Error Counter */
272c755c943SLuc Michel REG32(RXUDPCCNT, 0x1b0) /* UDP Checksum Error Counter */
27349ab747fSPaolo Bonzini 
274c755c943SLuc Michel REG32(1588S, 0x1d0) /* 1588 Timer Seconds */
275c755c943SLuc Michel REG32(1588NS, 0x1d4) /* 1588 Timer Nanoseconds */
276c755c943SLuc Michel REG32(1588ADJ, 0x1d8) /* 1588 Timer Adjust */
277c755c943SLuc Michel REG32(1588INC, 0x1dc) /* 1588 Timer Increment */
278c755c943SLuc Michel REG32(PTPETXS, 0x1e0) /* PTP Event Frame Transmitted (s) */
279c755c943SLuc Michel REG32(PTPETXNS, 0x1e4) /* PTP Event Frame Transmitted (ns) */
280c755c943SLuc Michel REG32(PTPERXS, 0x1e8) /* PTP Event Frame Received (s) */
281c755c943SLuc Michel REG32(PTPERXNS, 0x1ec) /* PTP Event Frame Received (ns) */
282c755c943SLuc Michel REG32(PTPPTXS, 0x1e0) /* PTP Peer Frame Transmitted (s) */
283c755c943SLuc Michel REG32(PTPPTXNS, 0x1e4) /* PTP Peer Frame Transmitted (ns) */
284c755c943SLuc Michel REG32(PTPPRXS, 0x1e8) /* PTP Peer Frame Received (s) */
285c755c943SLuc Michel REG32(PTPPRXNS, 0x1ec) /* PTP Peer Frame Received (ns) */
28649ab747fSPaolo Bonzini 
28749ab747fSPaolo Bonzini /* Design Configuration Registers */
288c755c943SLuc Michel REG32(DESCONF, 0x280)
289c755c943SLuc Michel REG32(DESCONF2, 0x284)
290c755c943SLuc Michel REG32(DESCONF3, 0x288)
291c755c943SLuc Michel REG32(DESCONF4, 0x28c)
292c755c943SLuc Michel REG32(DESCONF5, 0x290)
293c755c943SLuc Michel REG32(DESCONF6, 0x294)
294ce077875SLuc Michel     FIELD(DESCONF6, DMA_ADDR_64B, 23, 1)
295c755c943SLuc Michel REG32(DESCONF7, 0x298)
29649ab747fSPaolo Bonzini 
297c755c943SLuc Michel REG32(INT_Q1_STATUS, 0x400)
298c755c943SLuc Michel REG32(INT_Q1_MASK, 0x640)
29967101725SAlistair Francis 
300c755c943SLuc Michel REG32(TRANSMIT_Q1_PTR, 0x440)
301c755c943SLuc Michel REG32(TRANSMIT_Q7_PTR, 0x458)
30267101725SAlistair Francis 
303c755c943SLuc Michel REG32(RECEIVE_Q1_PTR, 0x480)
304c755c943SLuc Michel REG32(RECEIVE_Q7_PTR, 0x498)
30567101725SAlistair Francis 
306c755c943SLuc Michel REG32(TBQPH, 0x4c8)
307c755c943SLuc Michel REG32(RBQPH, 0x4d4)
308357aa013SEdgar E. Iglesias 
309c755c943SLuc Michel REG32(INT_Q1_ENABLE, 0x600)
310c755c943SLuc Michel REG32(INT_Q7_ENABLE, 0x618)
31167101725SAlistair Francis 
312c755c943SLuc Michel REG32(INT_Q1_DISABLE, 0x620)
313c755c943SLuc Michel REG32(INT_Q7_DISABLE, 0x638)
31467101725SAlistair Francis 
315c755c943SLuc Michel REG32(SCREENING_TYPE1_REG0, 0x500)
316b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, QUEUE_NUM, 0, 4)
317b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, DSTC_MATCH, 4, 8)
318b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH, 12, 16)
319b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, DSTC_ENABLE, 28, 1)
320b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN, 29, 1)
321b46b526cSLuc Michel     FIELD(SCREENING_TYPE1_REG0, DROP_ON_MATCH, 30, 1)
322e8e49943SAlistair Francis 
323c755c943SLuc Michel REG32(SCREENING_TYPE2_REG0, 0x540)
324b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, QUEUE_NUM, 0, 4)
325b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, VLAN_PRIORITY, 4, 3)
326b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, VLAN_ENABLE, 8, 1)
327b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_REG_INDEX, 9, 3)
328b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE, 12, 1)
329b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_A, 13, 5)
330b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_A_ENABLE, 18, 1)
331b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_B, 19, 5)
332b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_B_ENABLE, 24, 1)
333b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_C, 25, 5)
334b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, COMPARE_C_ENABLE, 30, 1)
335b46b526cSLuc Michel     FIELD(SCREENING_TYPE2_REG0, DROP_ON_MATCH, 31, 1)
336e8e49943SAlistair Francis 
337c755c943SLuc Michel REG32(SCREENING_TYPE2_ETHERTYPE_REG0, 0x6e0)
338e8e49943SAlistair Francis 
339b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_0, 0x700)
340b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_0, MASK_VALUE, 0, 16)
341b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE, 16, 16)
342b46b526cSLuc Michel 
343b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_1, 0x704)
344b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE, 0, 7)
345b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET, 7, 2)
346b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_1, DISABLE_MASK, 9, 1)
347b46b526cSLuc Michel     FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_VLAN_ID, 10, 1)
348e8e49943SAlistair Francis 
34949ab747fSPaolo Bonzini /*****************************************/
35049ab747fSPaolo Bonzini 
35149ab747fSPaolo Bonzini 
35249ab747fSPaolo Bonzini 
35349ab747fSPaolo Bonzini /* Marvell PHY definitions */
354dfc38879SBin Meng #define BOARD_PHY_ADDRESS    0 /* PHY address we will emulate a device at */
35549ab747fSPaolo Bonzini 
35649ab747fSPaolo Bonzini #define PHY_REG_CONTROL      0
35749ab747fSPaolo Bonzini #define PHY_REG_STATUS       1
35849ab747fSPaolo Bonzini #define PHY_REG_PHYID1       2
35949ab747fSPaolo Bonzini #define PHY_REG_PHYID2       3
36049ab747fSPaolo Bonzini #define PHY_REG_ANEGADV      4
36149ab747fSPaolo Bonzini #define PHY_REG_LINKPABIL    5
36249ab747fSPaolo Bonzini #define PHY_REG_ANEGEXP      6
36349ab747fSPaolo Bonzini #define PHY_REG_NEXTP        7
36449ab747fSPaolo Bonzini #define PHY_REG_LINKPNEXTP   8
36549ab747fSPaolo Bonzini #define PHY_REG_100BTCTRL    9
36649ab747fSPaolo Bonzini #define PHY_REG_1000BTSTAT   10
36749ab747fSPaolo Bonzini #define PHY_REG_EXTSTAT      15
36849ab747fSPaolo Bonzini #define PHY_REG_PHYSPCFC_CTL 16
36949ab747fSPaolo Bonzini #define PHY_REG_PHYSPCFC_ST  17
37049ab747fSPaolo Bonzini #define PHY_REG_INT_EN       18
37149ab747fSPaolo Bonzini #define PHY_REG_INT_ST       19
37249ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_CTL  20
37349ab747fSPaolo Bonzini #define PHY_REG_RXERR        21
37449ab747fSPaolo Bonzini #define PHY_REG_EACD         22
37549ab747fSPaolo Bonzini #define PHY_REG_LED          24
37649ab747fSPaolo Bonzini #define PHY_REG_LED_OVRD     25
37749ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_CTL2 26
37849ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_ST   27
37949ab747fSPaolo Bonzini #define PHY_REG_CABLE_DIAG   28
38049ab747fSPaolo Bonzini 
38149ab747fSPaolo Bonzini #define PHY_REG_CONTROL_RST       0x8000
38249ab747fSPaolo Bonzini #define PHY_REG_CONTROL_LOOP      0x4000
38349ab747fSPaolo Bonzini #define PHY_REG_CONTROL_ANEG      0x1000
3846623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200
38549ab747fSPaolo Bonzini 
38649ab747fSPaolo Bonzini #define PHY_REG_STATUS_LINK     0x0004
38749ab747fSPaolo Bonzini #define PHY_REG_STATUS_ANEGCMPL 0x0020
38849ab747fSPaolo Bonzini 
38949ab747fSPaolo Bonzini #define PHY_REG_INT_ST_ANEGCMPL 0x0800
39049ab747fSPaolo Bonzini #define PHY_REG_INT_ST_LINKC    0x0400
39149ab747fSPaolo Bonzini #define PHY_REG_INT_ST_ENERGY   0x0010
39249ab747fSPaolo Bonzini 
39349ab747fSPaolo Bonzini /***********************************************************************/
39463af1e0cSPeter Crosthwaite #define GEM_RX_REJECT                   (-1)
39563af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT       (-2)
39663af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT         (-3)
39763af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT    (-4)
39863af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT      (-5)
39963af1e0cSPeter Crosthwaite 
40063af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT               0
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini /***********************************************************************/
40349ab747fSPaolo Bonzini 
40449ab747fSPaolo Bonzini #define DESC_1_USED 0x80000000
40549ab747fSPaolo Bonzini #define DESC_1_LENGTH 0x00001FFF
40649ab747fSPaolo Bonzini 
40749ab747fSPaolo Bonzini #define DESC_1_TX_WRAP 0x40000000
40849ab747fSPaolo Bonzini #define DESC_1_TX_LAST 0x00008000
40949ab747fSPaolo Bonzini 
41049ab747fSPaolo Bonzini #define DESC_0_RX_WRAP 0x00000002
41149ab747fSPaolo Bonzini #define DESC_0_RX_OWNERSHIP 0x00000001
41249ab747fSPaolo Bonzini 
41363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT           25
41463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH          2
415a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH           (1 << 27)
41663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH        (1 << 29)
41763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH      (1 << 30)
41863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST           (1 << 31)
41963af1e0cSPeter Crosthwaite 
42049ab747fSPaolo Bonzini #define DESC_1_RX_SOF 0x00004000
42149ab747fSPaolo Bonzini #define DESC_1_RX_EOF 0x00008000
42249ab747fSPaolo Bonzini 
423a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118
424a5517666SAlistair Francis 
tx_desc_get_buffer(CadenceGEMState * s,uint32_t * desc)425e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
42649ab747fSPaolo Bonzini {
427e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0];
428e48fdd9dSEdgar E. Iglesias 
42901f9175dSLuc Michel     if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
430e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
431e48fdd9dSEdgar E. Iglesias     }
432e48fdd9dSEdgar E. Iglesias     return ret;
43349ab747fSPaolo Bonzini }
43449ab747fSPaolo Bonzini 
tx_desc_get_used(uint32_t * desc)435f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc)
43649ab747fSPaolo Bonzini {
43749ab747fSPaolo Bonzini     return (desc[1] & DESC_1_USED) ? 1 : 0;
43849ab747fSPaolo Bonzini }
43949ab747fSPaolo Bonzini 
tx_desc_set_used(uint32_t * desc)440f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc)
44149ab747fSPaolo Bonzini {
44249ab747fSPaolo Bonzini     desc[1] |= DESC_1_USED;
44349ab747fSPaolo Bonzini }
44449ab747fSPaolo Bonzini 
tx_desc_get_wrap(uint32_t * desc)445f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc)
44649ab747fSPaolo Bonzini {
44749ab747fSPaolo Bonzini     return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0;
44849ab747fSPaolo Bonzini }
44949ab747fSPaolo Bonzini 
tx_desc_get_last(uint32_t * desc)450f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc)
45149ab747fSPaolo Bonzini {
45249ab747fSPaolo Bonzini     return (desc[1] & DESC_1_TX_LAST) ? 1 : 0;
45349ab747fSPaolo Bonzini }
45449ab747fSPaolo Bonzini 
tx_desc_get_length(uint32_t * desc)455f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc)
45649ab747fSPaolo Bonzini {
45749ab747fSPaolo Bonzini     return desc[1] & DESC_1_LENGTH;
45849ab747fSPaolo Bonzini }
45949ab747fSPaolo Bonzini 
print_gem_tx_desc(uint32_t * desc,uint8_t queue)460f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue)
46149ab747fSPaolo Bonzini {
46267101725SAlistair Francis     DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue);
46349ab747fSPaolo Bonzini     DB_PRINT("bufaddr: 0x%08x\n", *desc);
46449ab747fSPaolo Bonzini     DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc));
46549ab747fSPaolo Bonzini     DB_PRINT("wrap:    %d\n", tx_desc_get_wrap(desc));
46649ab747fSPaolo Bonzini     DB_PRINT("last:    %d\n", tx_desc_get_last(desc));
46749ab747fSPaolo Bonzini     DB_PRINT("length:  %d\n", tx_desc_get_length(desc));
46849ab747fSPaolo Bonzini }
46949ab747fSPaolo Bonzini 
rx_desc_get_buffer(CadenceGEMState * s,uint32_t * desc)470e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
47149ab747fSPaolo Bonzini {
472e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0] & ~0x3UL;
473e48fdd9dSEdgar E. Iglesias 
47401f9175dSLuc Michel     if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
475e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
476e48fdd9dSEdgar E. Iglesias     }
477e48fdd9dSEdgar E. Iglesias     return ret;
478e48fdd9dSEdgar E. Iglesias }
479e48fdd9dSEdgar E. Iglesias 
gem_get_desc_len(CadenceGEMState * s,bool rx_n_tx)480e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx)
481e48fdd9dSEdgar E. Iglesias {
482e48fdd9dSEdgar E. Iglesias     int ret = 2;
483e48fdd9dSEdgar E. Iglesias 
48401f9175dSLuc Michel     if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
485e48fdd9dSEdgar E. Iglesias         ret += 2;
486e48fdd9dSEdgar E. Iglesias     }
48701f9175dSLuc Michel     if (s->regs[R_DMACFG] & (rx_n_tx ? R_DMACFG_RX_BD_EXT_MODE_EN_MASK
48801f9175dSLuc Michel                                      : R_DMACFG_TX_BD_EXT_MODE_EN_MASK)) {
489e48fdd9dSEdgar E. Iglesias         ret += 2;
490e48fdd9dSEdgar E. Iglesias     }
491e48fdd9dSEdgar E. Iglesias 
492e48fdd9dSEdgar E. Iglesias     assert(ret <= DESC_MAX_NUM_WORDS);
493e48fdd9dSEdgar E. Iglesias     return ret;
49449ab747fSPaolo Bonzini }
49549ab747fSPaolo Bonzini 
rx_desc_get_wrap(uint32_t * desc)496f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc)
49749ab747fSPaolo Bonzini {
49849ab747fSPaolo Bonzini     return desc[0] & DESC_0_RX_WRAP ? 1 : 0;
49949ab747fSPaolo Bonzini }
50049ab747fSPaolo Bonzini 
rx_desc_get_ownership(uint32_t * desc)501f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc)
50249ab747fSPaolo Bonzini {
50349ab747fSPaolo Bonzini     return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0;
50449ab747fSPaolo Bonzini }
50549ab747fSPaolo Bonzini 
rx_desc_set_ownership(uint32_t * desc)506f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc)
50749ab747fSPaolo Bonzini {
50849ab747fSPaolo Bonzini     desc[0] |= DESC_0_RX_OWNERSHIP;
50949ab747fSPaolo Bonzini }
51049ab747fSPaolo Bonzini 
rx_desc_set_sof(uint32_t * desc)511f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc)
51249ab747fSPaolo Bonzini {
51349ab747fSPaolo Bonzini     desc[1] |= DESC_1_RX_SOF;
51449ab747fSPaolo Bonzini }
51549ab747fSPaolo Bonzini 
rx_desc_clear_control(uint32_t * desc)51659ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc)
51759ab136aSRamon Fried {
51859ab136aSRamon Fried     desc[1]  = 0;
51959ab136aSRamon Fried }
52059ab136aSRamon Fried 
rx_desc_set_eof(uint32_t * desc)521f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc)
52249ab747fSPaolo Bonzini {
52349ab747fSPaolo Bonzini     desc[1] |= DESC_1_RX_EOF;
52449ab747fSPaolo Bonzini }
52549ab747fSPaolo Bonzini 
rx_desc_set_length(uint32_t * desc,unsigned len)526f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len)
52749ab747fSPaolo Bonzini {
52849ab747fSPaolo Bonzini     desc[1] &= ~DESC_1_LENGTH;
52949ab747fSPaolo Bonzini     desc[1] |= len;
53049ab747fSPaolo Bonzini }
53149ab747fSPaolo Bonzini 
rx_desc_set_broadcast(uint32_t * desc)532f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc)
53363af1e0cSPeter Crosthwaite {
53463af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_BROADCAST;
53563af1e0cSPeter Crosthwaite }
53663af1e0cSPeter Crosthwaite 
rx_desc_set_unicast_hash(uint32_t * desc)537f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc)
53863af1e0cSPeter Crosthwaite {
53963af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_UNICAST_HASH;
54063af1e0cSPeter Crosthwaite }
54163af1e0cSPeter Crosthwaite 
rx_desc_set_multicast_hash(uint32_t * desc)542f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc)
54363af1e0cSPeter Crosthwaite {
54463af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_MULTICAST_HASH;
54563af1e0cSPeter Crosthwaite }
54663af1e0cSPeter Crosthwaite 
rx_desc_set_sar(uint32_t * desc,int sar_idx)547f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx)
54863af1e0cSPeter Crosthwaite {
54963af1e0cSPeter Crosthwaite     desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH,
55063af1e0cSPeter Crosthwaite                         sar_idx);
551a03f7429SPeter Crosthwaite     desc[1] |= R_DESC_1_RX_SAR_MATCH;
55263af1e0cSPeter Crosthwaite }
55363af1e0cSPeter Crosthwaite 
55449ab747fSPaolo Bonzini /* The broadcast MAC address: 0xFFFFFFFFFFFF */
5556a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
55649ab747fSPaolo Bonzini 
gem_get_max_buf_len(CadenceGEMState * s,bool tx)5577ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx)
5587ca151c3SSai Pavan Boddu {
5597ca151c3SSai Pavan Boddu     uint32_t size;
56087a49c3fSLuc Michel     if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, JUMBO_FRAMES)) {
561c755c943SLuc Michel         size = s->regs[R_JUMBO_MAX_LEN];
5627ca151c3SSai Pavan Boddu         if (size > s->jumbo_max_len) {
5637ca151c3SSai Pavan Boddu             size = s->jumbo_max_len;
5647ca151c3SSai Pavan Boddu             qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be"
5657ca151c3SSai Pavan Boddu                 " greater than 0x%" PRIx32 "\n", s->jumbo_max_len);
5667ca151c3SSai Pavan Boddu         }
5677ca151c3SSai Pavan Boddu     } else if (tx) {
5687ca151c3SSai Pavan Boddu         size = 1518;
5697ca151c3SSai Pavan Boddu     } else {
57087a49c3fSLuc Michel         size = FIELD_EX32(s->regs[R_NWCFG],
57187a49c3fSLuc Michel                           NWCFG, RECV_1536_BYTE_FRAMES) ? 1538 : 1518;
5727ca151c3SSai Pavan Boddu     }
5737ca151c3SSai Pavan Boddu     return size;
5747ca151c3SSai Pavan Boddu }
5757ca151c3SSai Pavan Boddu 
gem_set_isr(CadenceGEMState * s,int q,uint32_t flag)57668dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag)
57768dbee3bSSai Pavan Boddu {
57868dbee3bSSai Pavan Boddu     if (q == 0) {
579c755c943SLuc Michel         s->regs[R_ISR] |= flag & ~(s->regs[R_IMR]);
58068dbee3bSSai Pavan Boddu     } else {
581c755c943SLuc Michel         s->regs[R_INT_Q1_STATUS + q - 1] |= flag &
582c755c943SLuc Michel                                       ~(s->regs[R_INT_Q1_MASK + q - 1]);
58368dbee3bSSai Pavan Boddu     }
58468dbee3bSSai Pavan Boddu }
58568dbee3bSSai Pavan Boddu 
58649ab747fSPaolo Bonzini /*
58749ab747fSPaolo Bonzini  * gem_init_register_masks:
58849ab747fSPaolo Bonzini  * One time initialization.
58949ab747fSPaolo Bonzini  * Set masks to identify which register bits have magical clear properties
59049ab747fSPaolo Bonzini  */
gem_init_register_masks(CadenceGEMState * s)591448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s)
59249ab747fSPaolo Bonzini {
5934c70e32fSSai Pavan Boddu     unsigned int i;
59449ab747fSPaolo Bonzini     /* Mask of register bits which are read only */
59549ab747fSPaolo Bonzini     memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
596c755c943SLuc Michel     s->regs_ro[R_NWCTRL]   = 0xFFF80000;
597c755c943SLuc Michel     s->regs_ro[R_NWSTATUS] = 0xFFFFFFFF;
598c755c943SLuc Michel     s->regs_ro[R_DMACFG]   = 0x8E00F000;
599c755c943SLuc Michel     s->regs_ro[R_TXSTATUS] = 0xFFFFFE08;
600c755c943SLuc Michel     s->regs_ro[R_RXQBASE]  = 0x00000003;
601c755c943SLuc Michel     s->regs_ro[R_TXQBASE]  = 0x00000003;
602c755c943SLuc Michel     s->regs_ro[R_RXSTATUS] = 0xFFFFFFF0;
603c755c943SLuc Michel     s->regs_ro[R_ISR]      = 0xFFFFFFFF;
604c755c943SLuc Michel     s->regs_ro[R_IMR]      = 0xFFFFFFFF;
605c755c943SLuc Michel     s->regs_ro[R_MODID]    = 0xFFFFFFFF;
6064c70e32fSSai Pavan Boddu     for (i = 0; i < s->num_priority_queues; i++) {
607c755c943SLuc Michel         s->regs_ro[R_INT_Q1_STATUS + i] = 0xFFFFFFFF;
608c755c943SLuc Michel         s->regs_ro[R_INT_Q1_ENABLE + i] = 0xFFFFF319;
609c755c943SLuc Michel         s->regs_ro[R_INT_Q1_DISABLE + i] = 0xFFFFF319;
610c755c943SLuc Michel         s->regs_ro[R_INT_Q1_MASK + i] = 0xFFFFFFFF;
6114c70e32fSSai Pavan Boddu     }
61249ab747fSPaolo Bonzini 
61349ab747fSPaolo Bonzini     /* Mask of register bits which are clear on read */
61449ab747fSPaolo Bonzini     memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
615c755c943SLuc Michel     s->regs_rtc[R_ISR]      = 0xFFFFFFFF;
6164c70e32fSSai Pavan Boddu     for (i = 0; i < s->num_priority_queues; i++) {
617c755c943SLuc Michel         s->regs_rtc[R_INT_Q1_STATUS + i] = 0x00000CE6;
6184c70e32fSSai Pavan Boddu     }
61949ab747fSPaolo Bonzini 
62049ab747fSPaolo Bonzini     /* Mask of register bits which are write 1 to clear */
62149ab747fSPaolo Bonzini     memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
622c755c943SLuc Michel     s->regs_w1c[R_TXSTATUS] = 0x000001F7;
623c755c943SLuc Michel     s->regs_w1c[R_RXSTATUS] = 0x0000000F;
62449ab747fSPaolo Bonzini 
62549ab747fSPaolo Bonzini     /* Mask of register bits which are write only */
62649ab747fSPaolo Bonzini     memset(&s->regs_wo[0], 0, sizeof(s->regs_wo));
627c755c943SLuc Michel     s->regs_wo[R_NWCTRL]   = 0x00073E60;
628c755c943SLuc Michel     s->regs_wo[R_IER]      = 0x07FFFFFF;
629c755c943SLuc Michel     s->regs_wo[R_IDR]      = 0x07FFFFFF;
6304c70e32fSSai Pavan Boddu     for (i = 0; i < s->num_priority_queues; i++) {
631c755c943SLuc Michel         s->regs_wo[R_INT_Q1_ENABLE + i] = 0x00000CE6;
632c755c943SLuc Michel         s->regs_wo[R_INT_Q1_DISABLE + i] = 0x00000CE6;
6334c70e32fSSai Pavan Boddu     }
63449ab747fSPaolo Bonzini }
63549ab747fSPaolo Bonzini 
63649ab747fSPaolo Bonzini /*
63749ab747fSPaolo Bonzini  * phy_update_link:
63849ab747fSPaolo Bonzini  * Make the emulated PHY link state match the QEMU "interface" state.
63949ab747fSPaolo Bonzini  */
phy_update_link(CadenceGEMState * s)640448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s)
64149ab747fSPaolo Bonzini {
64249ab747fSPaolo Bonzini     DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down);
64349ab747fSPaolo Bonzini 
64449ab747fSPaolo Bonzini     /* Autonegotiation status mirrors link status.  */
64549ab747fSPaolo Bonzini     if (qemu_get_queue(s->nic)->link_down) {
64649ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL |
64749ab747fSPaolo Bonzini                                          PHY_REG_STATUS_LINK);
64849ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC;
64949ab747fSPaolo Bonzini     } else {
65049ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL |
65149ab747fSPaolo Bonzini                                          PHY_REG_STATUS_LINK);
65249ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC |
65349ab747fSPaolo Bonzini                                         PHY_REG_INT_ST_ANEGCMPL |
65449ab747fSPaolo Bonzini                                         PHY_REG_INT_ST_ENERGY);
65549ab747fSPaolo Bonzini     }
65649ab747fSPaolo Bonzini }
65749ab747fSPaolo Bonzini 
gem_can_receive(NetClientState * nc)658b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc)
65949ab747fSPaolo Bonzini {
660448f19e2SPeter Crosthwaite     CadenceGEMState *s;
66167101725SAlistair Francis     int i;
66249ab747fSPaolo Bonzini 
66349ab747fSPaolo Bonzini     s = qemu_get_nic_opaque(nc);
66449ab747fSPaolo Bonzini 
66549ab747fSPaolo Bonzini     /* Do nothing if receive is not enabled. */
666bd8a922dSLuc Michel     if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_RECEIVE)) {
6673ae5725fSPeter Crosthwaite         if (s->can_rx_state != 1) {
6683ae5725fSPeter Crosthwaite             s->can_rx_state = 1;
6693ae5725fSPeter Crosthwaite             DB_PRINT("can't receive - no enable\n");
6703ae5725fSPeter Crosthwaite         }
671b8c4b67eSPhilippe Mathieu-Daudé         return false;
67249ab747fSPaolo Bonzini     }
67349ab747fSPaolo Bonzini 
67467101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; i++) {
675dacc0566SAlistair Francis         if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
676dacc0566SAlistair Francis             break;
677dacc0566SAlistair Francis         }
678dacc0566SAlistair Francis     };
679dacc0566SAlistair Francis 
680dacc0566SAlistair Francis     if (i == s->num_priority_queues) {
6818202aa53SPeter Crosthwaite         if (s->can_rx_state != 2) {
6828202aa53SPeter Crosthwaite             s->can_rx_state = 2;
683dacc0566SAlistair Francis             DB_PRINT("can't receive - all the buffer descriptors are busy\n");
6848202aa53SPeter Crosthwaite         }
685b8c4b67eSPhilippe Mathieu-Daudé         return false;
6868202aa53SPeter Crosthwaite     }
6878202aa53SPeter Crosthwaite 
6883ae5725fSPeter Crosthwaite     if (s->can_rx_state != 0) {
6893ae5725fSPeter Crosthwaite         s->can_rx_state = 0;
69067101725SAlistair Francis         DB_PRINT("can receive\n");
6913ae5725fSPeter Crosthwaite     }
692b8c4b67eSPhilippe Mathieu-Daudé     return true;
69349ab747fSPaolo Bonzini }
69449ab747fSPaolo Bonzini 
69549ab747fSPaolo Bonzini /*
69649ab747fSPaolo Bonzini  * gem_update_int_status:
69749ab747fSPaolo Bonzini  * Raise or lower interrupt based on current status.
69849ab747fSPaolo Bonzini  */
gem_update_int_status(CadenceGEMState * s)699448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s)
70049ab747fSPaolo Bonzini {
70167101725SAlistair Francis     int i;
70267101725SAlistair Francis 
703c755c943SLuc Michel     qemu_set_irq(s->irq[0], !!s->regs[R_ISR]);
704596b6f51SAlistair Francis 
70586a29d4cSSai Pavan Boddu     for (i = 1; i < s->num_priority_queues; ++i) {
706c755c943SLuc Michel         qemu_set_irq(s->irq[i], !!s->regs[R_INT_Q1_STATUS + i - 1]);
70749ab747fSPaolo Bonzini     }
70849ab747fSPaolo Bonzini }
70949ab747fSPaolo Bonzini 
71049ab747fSPaolo Bonzini /*
71149ab747fSPaolo Bonzini  * gem_receive_updatestats:
71249ab747fSPaolo Bonzini  * Increment receive statistics.
71349ab747fSPaolo Bonzini  */
gem_receive_updatestats(CadenceGEMState * s,const uint8_t * packet,unsigned bytes)714448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet,
71549ab747fSPaolo Bonzini                                     unsigned bytes)
71649ab747fSPaolo Bonzini {
71749ab747fSPaolo Bonzini     uint64_t octets;
71849ab747fSPaolo Bonzini 
71949ab747fSPaolo Bonzini     /* Total octets (bytes) received */
720c755c943SLuc Michel     octets = ((uint64_t)(s->regs[R_OCTRXLO]) << 32) |
721c755c943SLuc Michel              s->regs[R_OCTRXHI];
72249ab747fSPaolo Bonzini     octets += bytes;
723c755c943SLuc Michel     s->regs[R_OCTRXLO] = octets >> 32;
724c755c943SLuc Michel     s->regs[R_OCTRXHI] = octets;
72549ab747fSPaolo Bonzini 
72649ab747fSPaolo Bonzini     /* Error-free Frames received */
727c755c943SLuc Michel     s->regs[R_RXCNT]++;
72849ab747fSPaolo Bonzini 
72949ab747fSPaolo Bonzini     /* Error-free Broadcast Frames counter */
73049ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
731c755c943SLuc Michel         s->regs[R_RXBROADCNT]++;
73249ab747fSPaolo Bonzini     }
73349ab747fSPaolo Bonzini 
73449ab747fSPaolo Bonzini     /* Error-free Multicast Frames counter */
73549ab747fSPaolo Bonzini     if (packet[0] == 0x01) {
736c755c943SLuc Michel         s->regs[R_RXMULTICNT]++;
73749ab747fSPaolo Bonzini     }
73849ab747fSPaolo Bonzini 
73949ab747fSPaolo Bonzini     if (bytes <= 64) {
740c755c943SLuc Michel         s->regs[R_RX64CNT]++;
74149ab747fSPaolo Bonzini     } else if (bytes <= 127) {
742c755c943SLuc Michel         s->regs[R_RX65CNT]++;
74349ab747fSPaolo Bonzini     } else if (bytes <= 255) {
744c755c943SLuc Michel         s->regs[R_RX128CNT]++;
74549ab747fSPaolo Bonzini     } else if (bytes <= 511) {
746c755c943SLuc Michel         s->regs[R_RX256CNT]++;
74749ab747fSPaolo Bonzini     } else if (bytes <= 1023) {
748c755c943SLuc Michel         s->regs[R_RX512CNT]++;
74949ab747fSPaolo Bonzini     } else if (bytes <= 1518) {
750c755c943SLuc Michel         s->regs[R_RX1024CNT]++;
75149ab747fSPaolo Bonzini     } else {
752c755c943SLuc Michel         s->regs[R_RX1519CNT]++;
75349ab747fSPaolo Bonzini     }
75449ab747fSPaolo Bonzini }
75549ab747fSPaolo Bonzini 
75649ab747fSPaolo Bonzini /*
75749ab747fSPaolo Bonzini  * Get the MAC Address bit from the specified position
75849ab747fSPaolo Bonzini  */
get_bit(const uint8_t * mac,unsigned bit)75949ab747fSPaolo Bonzini static unsigned get_bit(const uint8_t *mac, unsigned bit)
76049ab747fSPaolo Bonzini {
76149ab747fSPaolo Bonzini     unsigned byte;
76249ab747fSPaolo Bonzini 
76349ab747fSPaolo Bonzini     byte = mac[bit / 8];
76449ab747fSPaolo Bonzini     byte >>= (bit & 0x7);
76549ab747fSPaolo Bonzini     byte &= 1;
76649ab747fSPaolo Bonzini 
76749ab747fSPaolo Bonzini     return byte;
76849ab747fSPaolo Bonzini }
76949ab747fSPaolo Bonzini 
77049ab747fSPaolo Bonzini /*
77149ab747fSPaolo Bonzini  * Calculate a GEM MAC Address hash index
77249ab747fSPaolo Bonzini  */
calc_mac_hash(const uint8_t * mac)77349ab747fSPaolo Bonzini static unsigned calc_mac_hash(const uint8_t *mac)
77449ab747fSPaolo Bonzini {
77549ab747fSPaolo Bonzini     int index_bit, mac_bit;
77649ab747fSPaolo Bonzini     unsigned hash_index;
77749ab747fSPaolo Bonzini 
77849ab747fSPaolo Bonzini     hash_index = 0;
77949ab747fSPaolo Bonzini     mac_bit = 5;
78049ab747fSPaolo Bonzini     for (index_bit = 5; index_bit >= 0; index_bit--) {
78149ab747fSPaolo Bonzini         hash_index |= (get_bit(mac,  mac_bit) ^
78249ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 6) ^
78349ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 12) ^
78449ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 18) ^
78549ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 24) ^
78649ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 30) ^
78749ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 36) ^
78849ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 42)) << index_bit;
78949ab747fSPaolo Bonzini         mac_bit--;
79049ab747fSPaolo Bonzini     }
79149ab747fSPaolo Bonzini 
79249ab747fSPaolo Bonzini     return hash_index;
79349ab747fSPaolo Bonzini }
79449ab747fSPaolo Bonzini 
79549ab747fSPaolo Bonzini /*
79649ab747fSPaolo Bonzini  * gem_mac_address_filter:
79749ab747fSPaolo Bonzini  * Accept or reject this destination address?
79849ab747fSPaolo Bonzini  * Returns:
79949ab747fSPaolo Bonzini  * GEM_RX_REJECT: reject
80063af1e0cSPeter Crosthwaite  * >= 0: Specific address accept (which matched SAR is returned)
80163af1e0cSPeter Crosthwaite  * others for various other modes of accept:
80263af1e0cSPeter Crosthwaite  * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT,
80363af1e0cSPeter Crosthwaite  * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT
80449ab747fSPaolo Bonzini  */
gem_mac_address_filter(CadenceGEMState * s,const uint8_t * packet)805448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet)
80649ab747fSPaolo Bonzini {
80749ab747fSPaolo Bonzini     uint8_t *gem_spaddr;
808fbc14a09STong Ho     int i, is_mc;
80949ab747fSPaolo Bonzini 
81049ab747fSPaolo Bonzini     /* Promiscuous mode? */
81187a49c3fSLuc Michel     if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, PROMISC)) {
81263af1e0cSPeter Crosthwaite         return GEM_RX_PROMISCUOUS_ACCEPT;
81349ab747fSPaolo Bonzini     }
81449ab747fSPaolo Bonzini 
81549ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
81649ab747fSPaolo Bonzini         /* Reject broadcast packets? */
81787a49c3fSLuc Michel         if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, NO_BROADCAST)) {
81849ab747fSPaolo Bonzini             return GEM_RX_REJECT;
81949ab747fSPaolo Bonzini         }
82063af1e0cSPeter Crosthwaite         return GEM_RX_BROADCAST_ACCEPT;
82149ab747fSPaolo Bonzini     }
82249ab747fSPaolo Bonzini 
82349ab747fSPaolo Bonzini     /* Accept packets -w- hash match? */
824fbc14a09STong Ho     is_mc = is_multicast_ether_addr(packet);
82587a49c3fSLuc Michel     if ((is_mc && (FIELD_EX32(s->regs[R_NWCFG], NWCFG, MULTICAST_HASH_EN))) ||
82687a49c3fSLuc Michel         (!is_mc && FIELD_EX32(s->regs[R_NWCFG], NWCFG, UNICAST_HASH_EN))) {
827fbc14a09STong Ho         uint64_t buckets;
82849ab747fSPaolo Bonzini         unsigned hash_index;
82949ab747fSPaolo Bonzini 
83049ab747fSPaolo Bonzini         hash_index = calc_mac_hash(packet);
831c755c943SLuc Michel         buckets = ((uint64_t)s->regs[R_HASHHI] << 32) | s->regs[R_HASHLO];
832fbc14a09STong Ho         if ((buckets >> hash_index) & 1) {
833fbc14a09STong Ho             return is_mc ? GEM_RX_MULTICAST_HASH_ACCEPT
834fbc14a09STong Ho                          : GEM_RX_UNICAST_HASH_ACCEPT;
83549ab747fSPaolo Bonzini         }
83649ab747fSPaolo Bonzini     }
83749ab747fSPaolo Bonzini 
83849ab747fSPaolo Bonzini     /* Check all 4 specific addresses */
839c755c943SLuc Michel     gem_spaddr = (uint8_t *)&(s->regs[R_SPADDR1LO]);
84063af1e0cSPeter Crosthwaite     for (i = 3; i >= 0; i--) {
84164eb9301SPeter Crosthwaite         if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) {
84263af1e0cSPeter Crosthwaite             return GEM_RX_SAR_ACCEPT + i;
84349ab747fSPaolo Bonzini         }
84449ab747fSPaolo Bonzini     }
84549ab747fSPaolo Bonzini 
84649ab747fSPaolo Bonzini     /* No address match; reject the packet */
84749ab747fSPaolo Bonzini     return GEM_RX_REJECT;
84849ab747fSPaolo Bonzini }
84949ab747fSPaolo Bonzini 
850e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */
get_queue_from_screen(CadenceGEMState * s,uint8_t * rxbuf_ptr,unsigned rxbufsize)851e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr,
852e8e49943SAlistair Francis                                  unsigned rxbufsize)
853e8e49943SAlistair Francis {
854e8e49943SAlistair Francis     uint32_t reg;
855e8e49943SAlistair Francis     bool matched, mismatched;
856e8e49943SAlistair Francis     int i, j;
857e8e49943SAlistair Francis 
858e8e49943SAlistair Francis     for (i = 0; i < s->num_type1_screeners; i++) {
859c755c943SLuc Michel         reg = s->regs[R_SCREENING_TYPE1_REG0 + i];
860e8e49943SAlistair Francis         matched = false;
861e8e49943SAlistair Francis         mismatched = false;
862e8e49943SAlistair Francis 
863e8e49943SAlistair Francis         /* Screening is based on UDP Port */
864b46b526cSLuc Michel         if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN)) {
865e8e49943SAlistair Francis             uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23];
866b46b526cSLuc Michel             if (udp_port == FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH)) {
867e8e49943SAlistair Francis                 matched = true;
868e8e49943SAlistair Francis             } else {
869e8e49943SAlistair Francis                 mismatched = true;
870e8e49943SAlistair Francis             }
871e8e49943SAlistair Francis         }
872e8e49943SAlistair Francis 
873e8e49943SAlistair Francis         /* Screening is based on DS/TC */
874b46b526cSLuc Michel         if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_ENABLE)) {
875e8e49943SAlistair Francis             uint8_t dscp = rxbuf_ptr[14 + 1];
876b46b526cSLuc Michel             if (dscp == FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_MATCH)) {
877e8e49943SAlistair Francis                 matched = true;
878e8e49943SAlistair Francis             } else {
879e8e49943SAlistair Francis                 mismatched = true;
880e8e49943SAlistair Francis             }
881e8e49943SAlistair Francis         }
882e8e49943SAlistair Francis 
883e8e49943SAlistair Francis         if (matched && !mismatched) {
884b46b526cSLuc Michel             return FIELD_EX32(reg, SCREENING_TYPE1_REG0, QUEUE_NUM);
885e8e49943SAlistair Francis         }
886e8e49943SAlistair Francis     }
887e8e49943SAlistair Francis 
888e8e49943SAlistair Francis     for (i = 0; i < s->num_type2_screeners; i++) {
889c755c943SLuc Michel         reg = s->regs[R_SCREENING_TYPE2_REG0 + i];
890e8e49943SAlistair Francis         matched = false;
891e8e49943SAlistair Francis         mismatched = false;
892e8e49943SAlistair Francis 
893b46b526cSLuc Michel         if (FIELD_EX32(reg, SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE)) {
894e8e49943SAlistair Francis             uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13];
895b46b526cSLuc Michel             int et_idx = FIELD_EX32(reg, SCREENING_TYPE2_REG0,
896b46b526cSLuc Michel                                     ETHERTYPE_REG_INDEX);
897e8e49943SAlistair Francis 
898e8e49943SAlistair Francis             if (et_idx > s->num_type2_screeners) {
899e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype "
900e8e49943SAlistair Francis                               "register index: %d\n", et_idx);
901e8e49943SAlistair Francis             }
902c755c943SLuc Michel             if (type == s->regs[R_SCREENING_TYPE2_ETHERTYPE_REG0 +
903e8e49943SAlistair Francis                                 et_idx]) {
904e8e49943SAlistair Francis                 matched = true;
905e8e49943SAlistair Francis             } else {
906e8e49943SAlistair Francis                 mismatched = true;
907e8e49943SAlistair Francis             }
908e8e49943SAlistair Francis         }
909e8e49943SAlistair Francis 
910e8e49943SAlistair Francis         /* Compare A, B, C */
911e8e49943SAlistair Francis         for (j = 0; j < 3; j++) {
912b46b526cSLuc Michel             uint32_t cr0, cr1, mask, compare;
913e8e49943SAlistair Francis             uint16_t rx_cmp;
914e8e49943SAlistair Francis             int offset;
915b46b526cSLuc Michel             int cr_idx = extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_SHIFT + j * 6,
916b46b526cSLuc Michel                                    R_SCREENING_TYPE2_REG0_COMPARE_A_LENGTH);
917e8e49943SAlistair Francis 
918b46b526cSLuc Michel             if (!extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_SHIFT + j * 6,
919b46b526cSLuc Michel                            R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_LENGTH)) {
920e8e49943SAlistair Francis                 continue;
921e8e49943SAlistair Francis             }
922b46b526cSLuc Michel 
923e8e49943SAlistair Francis             if (cr_idx > s->num_type2_screeners) {
924e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare "
925e8e49943SAlistair Francis                               "register index: %d\n", cr_idx);
926e8e49943SAlistair Francis             }
927e8e49943SAlistair Francis 
928c755c943SLuc Michel             cr0 = s->regs[R_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2];
929b46b526cSLuc Michel             cr1 = s->regs[R_TYPE2_COMPARE_0_WORD_1 + cr_idx * 2];
930b46b526cSLuc Michel             offset = FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE);
931e8e49943SAlistair Francis 
932b46b526cSLuc Michel             switch (FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET)) {
933e8e49943SAlistair Francis             case 3: /* Skip UDP header */
934e8e49943SAlistair Francis                 qemu_log_mask(LOG_UNIMP, "TCP compare offsets"
935e8e49943SAlistair Francis                               "unimplemented - assuming UDP\n");
936e8e49943SAlistair Francis                 offset += 8;
937e8e49943SAlistair Francis                 /* Fallthrough */
938e8e49943SAlistair Francis             case 2: /* skip the IP header */
939e8e49943SAlistair Francis                 offset += 20;
940e8e49943SAlistair Francis                 /* Fallthrough */
941e8e49943SAlistair Francis             case 1: /* Count from after the ethertype */
942e8e49943SAlistair Francis                 offset += 14;
943e8e49943SAlistair Francis                 break;
944e8e49943SAlistair Francis             case 0:
945e8e49943SAlistair Francis                 /* Offset from start of frame */
946e8e49943SAlistair Francis                 break;
947e8e49943SAlistair Francis             }
948e8e49943SAlistair Francis 
949e8e49943SAlistair Francis             rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset];
950b46b526cSLuc Michel             mask = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, MASK_VALUE);
951b46b526cSLuc Michel             compare = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE);
952e8e49943SAlistair Francis 
953b46b526cSLuc Michel             if ((rx_cmp & mask) == (compare & mask)) {
954e8e49943SAlistair Francis                 matched = true;
955e8e49943SAlistair Francis             } else {
956e8e49943SAlistair Francis                 mismatched = true;
957e8e49943SAlistair Francis             }
958e8e49943SAlistair Francis         }
959e8e49943SAlistair Francis 
960e8e49943SAlistair Francis         if (matched && !mismatched) {
961b46b526cSLuc Michel             return FIELD_EX32(reg, SCREENING_TYPE2_REG0, QUEUE_NUM);
962e8e49943SAlistair Francis         }
963e8e49943SAlistair Francis     }
964e8e49943SAlistair Francis 
965e8e49943SAlistair Francis     /* We made it here, assume it's queue 0 */
966e8e49943SAlistair Francis     return 0;
967e8e49943SAlistair Francis }
968e8e49943SAlistair Francis 
gem_get_queue_base_addr(CadenceGEMState * s,bool tx,int q)96996ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q)
97096ea126aSSai Pavan Boddu {
97196ea126aSSai Pavan Boddu     uint32_t base_addr = 0;
97296ea126aSSai Pavan Boddu 
97396ea126aSSai Pavan Boddu     switch (q) {
97496ea126aSSai Pavan Boddu     case 0:
975c755c943SLuc Michel         base_addr = s->regs[tx ? R_TXQBASE : R_RXQBASE];
97696ea126aSSai Pavan Boddu         break;
97796ea126aSSai Pavan Boddu     case 1 ... (MAX_PRIORITY_QUEUES - 1):
978c755c943SLuc Michel         base_addr = s->regs[(tx ? R_TRANSMIT_Q1_PTR :
979c755c943SLuc Michel                                  R_RECEIVE_Q1_PTR) + q - 1];
98096ea126aSSai Pavan Boddu         break;
98196ea126aSSai Pavan Boddu     default:
98296ea126aSSai Pavan Boddu         g_assert_not_reached();
98396ea126aSSai Pavan Boddu     };
98496ea126aSSai Pavan Boddu 
98596ea126aSSai Pavan Boddu     return base_addr;
98696ea126aSSai Pavan Boddu }
98796ea126aSSai Pavan Boddu 
gem_get_tx_queue_base_addr(CadenceGEMState * s,int q)98896ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q)
98996ea126aSSai Pavan Boddu {
99096ea126aSSai Pavan Boddu     return gem_get_queue_base_addr(s, true, q);
99196ea126aSSai Pavan Boddu }
99296ea126aSSai Pavan Boddu 
gem_get_rx_queue_base_addr(CadenceGEMState * s,int q)99396ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q)
99496ea126aSSai Pavan Boddu {
99596ea126aSSai Pavan Boddu     return gem_get_queue_base_addr(s, false, q);
99696ea126aSSai Pavan Boddu }
99796ea126aSSai Pavan Boddu 
gem_get_desc_addr(CadenceGEMState * s,bool tx,int q)998357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q)
999357aa013SEdgar E. Iglesias {
1000357aa013SEdgar E. Iglesias     hwaddr desc_addr = 0;
1001357aa013SEdgar E. Iglesias 
100201f9175dSLuc Michel     if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
1003c755c943SLuc Michel         desc_addr = s->regs[tx ? R_TBQPH : R_RBQPH];
1004357aa013SEdgar E. Iglesias     }
1005357aa013SEdgar E. Iglesias     desc_addr <<= 32;
1006357aa013SEdgar E. Iglesias     desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q];
1007357aa013SEdgar E. Iglesias     return desc_addr;
1008357aa013SEdgar E. Iglesias }
1009357aa013SEdgar E. Iglesias 
gem_get_tx_desc_addr(CadenceGEMState * s,int q)1010357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q)
1011357aa013SEdgar E. Iglesias {
1012357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, true, q);
1013357aa013SEdgar E. Iglesias }
1014357aa013SEdgar E. Iglesias 
gem_get_rx_desc_addr(CadenceGEMState * s,int q)1015357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q)
1016357aa013SEdgar E. Iglesias {
1017357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, false, q);
1018357aa013SEdgar E. Iglesias }
1019357aa013SEdgar E. Iglesias 
gem_get_rx_desc(CadenceGEMState * s,int q)102067101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q)
102106c2fe95SPeter Crosthwaite {
1022357aa013SEdgar E. Iglesias     hwaddr desc_addr = gem_get_rx_desc_addr(s, q);
1023357aa013SEdgar E. Iglesias 
1024357aa013SEdgar E. Iglesias     DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr);
1025357aa013SEdgar E. Iglesias 
102606c2fe95SPeter Crosthwaite     /* read current descriptor */
1027357aa013SEdgar E. Iglesias     address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
1028b7cbebf2SPhilippe Mathieu-Daudé                        s->rx_desc[q],
1029e48fdd9dSEdgar E. Iglesias                        sizeof(uint32_t) * gem_get_desc_len(s, true));
103006c2fe95SPeter Crosthwaite 
103106c2fe95SPeter Crosthwaite     /* Descriptor owned by software ? */
103267101725SAlistair Francis     if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
1033357aa013SEdgar E. Iglesias         DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr);
1034466da857SLuc Michel         s->regs[R_RXSTATUS] |= R_RXSTATUS_BUF_NOT_AVAILABLE_MASK;
1035987e8060SLuc Michel         gem_set_isr(s, q, R_ISR_RX_USED_MASK);
103606c2fe95SPeter Crosthwaite         /* Handle interrupt consequences */
103706c2fe95SPeter Crosthwaite         gem_update_int_status(s);
103806c2fe95SPeter Crosthwaite     }
103906c2fe95SPeter Crosthwaite }
104006c2fe95SPeter Crosthwaite 
104149ab747fSPaolo Bonzini /*
104249ab747fSPaolo Bonzini  * gem_receive:
104349ab747fSPaolo Bonzini  * Fit a packet handed to us by QEMU into the receive descriptor ring.
104449ab747fSPaolo Bonzini  */
gem_receive(NetClientState * nc,const uint8_t * buf,size_t size)104549ab747fSPaolo Bonzini static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
104649ab747fSPaolo Bonzini {
104724d62fd5SSai Pavan Boddu     CadenceGEMState *s = qemu_get_nic_opaque(nc);
104849ab747fSPaolo Bonzini     unsigned   rxbufsize, bytes_to_copy;
104949ab747fSPaolo Bonzini     unsigned   rxbuf_offset;
105049ab747fSPaolo Bonzini     uint8_t   *rxbuf_ptr;
10513b2c97f9SEdgar E. Iglesias     bool first_desc = true;
105263af1e0cSPeter Crosthwaite     int maf;
10532bf57f73SAlistair Francis     int q = 0;
105449ab747fSPaolo Bonzini 
105549ab747fSPaolo Bonzini     /* Is this destination MAC address "for us" ? */
105663af1e0cSPeter Crosthwaite     maf = gem_mac_address_filter(s, buf);
105763af1e0cSPeter Crosthwaite     if (maf == GEM_RX_REJECT) {
10582431f4f1SMichael Tokarev         return size;  /* no, drop silently b/c it's not an error */
105949ab747fSPaolo Bonzini     }
106049ab747fSPaolo Bonzini 
106149ab747fSPaolo Bonzini     /* Discard packets with receive length error enabled ? */
106287a49c3fSLuc Michel     if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, LEN_ERR_DISCARD)) {
106349ab747fSPaolo Bonzini         unsigned type_len;
106449ab747fSPaolo Bonzini 
106549ab747fSPaolo Bonzini         /* Fish the ethertype / length field out of the RX packet */
106649ab747fSPaolo Bonzini         type_len = buf[12] << 8 | buf[13];
106749ab747fSPaolo Bonzini         /* It is a length field, not an ethertype */
106849ab747fSPaolo Bonzini         if (type_len < 0x600) {
106949ab747fSPaolo Bonzini             if (size < type_len) {
107049ab747fSPaolo Bonzini                 /* discard */
107149ab747fSPaolo Bonzini                 return -1;
107249ab747fSPaolo Bonzini             }
107349ab747fSPaolo Bonzini         }
107449ab747fSPaolo Bonzini     }
107549ab747fSPaolo Bonzini 
107649ab747fSPaolo Bonzini     /*
107749ab747fSPaolo Bonzini      * Determine configured receive buffer offset (probably 0)
107849ab747fSPaolo Bonzini      */
107987a49c3fSLuc Michel     rxbuf_offset = FIELD_EX32(s->regs[R_NWCFG], NWCFG, RECV_BUF_OFFSET);
108049ab747fSPaolo Bonzini 
108149ab747fSPaolo Bonzini     /* The configure size of each receive buffer.  Determines how many
108249ab747fSPaolo Bonzini      * buffers needed to hold this packet.
108349ab747fSPaolo Bonzini      */
108401f9175dSLuc Michel     rxbufsize = FIELD_EX32(s->regs[R_DMACFG], DMACFG, RX_BUF_SIZE);
108501f9175dSLuc Michel     rxbufsize *= GEM_DMACFG_RBUFSZ_MUL;
108601f9175dSLuc Michel 
108749ab747fSPaolo Bonzini     bytes_to_copy = size;
108849ab747fSPaolo Bonzini 
1089f265ae8cSAlistair Francis     /* Hardware allows a zero value here but warns against it. To avoid QEMU
1090f265ae8cSAlistair Francis      * indefinite loops we enforce a minimum value here
1091f265ae8cSAlistair Francis      */
1092f265ae8cSAlistair Francis     if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) {
1093f265ae8cSAlistair Francis         rxbufsize = GEM_DMACFG_RBUFSZ_MUL;
1094f265ae8cSAlistair Francis     }
1095f265ae8cSAlistair Francis 
1096191946c5SPeter Crosthwaite     /* Pad to minimum length. Assume FCS field is stripped, logic
1097191946c5SPeter Crosthwaite      * below will increment it to the real minimum of 64 when
1098191946c5SPeter Crosthwaite      * not FCS stripping
1099191946c5SPeter Crosthwaite      */
1100191946c5SPeter Crosthwaite     if (size < 60) {
1101191946c5SPeter Crosthwaite         size = 60;
1102191946c5SPeter Crosthwaite     }
1103191946c5SPeter Crosthwaite 
110449ab747fSPaolo Bonzini     /* Strip of FCS field ? (usually yes) */
110587a49c3fSLuc Michel     if (FIELD_EX32(s->regs[R_NWCFG], NWCFG, FCS_REMOVE)) {
110649ab747fSPaolo Bonzini         rxbuf_ptr = (void *)buf;
110749ab747fSPaolo Bonzini     } else {
1108df93de98SLuc Michel         uint32_t crc_val;
110949ab747fSPaolo Bonzini 
111024d62fd5SSai Pavan Boddu         if (size > MAX_FRAME_SIZE - sizeof(crc_val)) {
111124d62fd5SSai Pavan Boddu             size = MAX_FRAME_SIZE - sizeof(crc_val);
1112244381ecSPrasad J Pandit         }
1113244381ecSPrasad J Pandit         bytes_to_copy = size;
111449ab747fSPaolo Bonzini         /* The application wants the FCS field, which QEMU does not provide.
11153048ed6aSPeter Crosthwaite          * We must try and calculate one.
111649ab747fSPaolo Bonzini          */
111749ab747fSPaolo Bonzini 
111824d62fd5SSai Pavan Boddu         memcpy(s->rx_packet, buf, size);
111924d62fd5SSai Pavan Boddu         memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size);
112024d62fd5SSai Pavan Boddu         rxbuf_ptr = s->rx_packet;
112124d62fd5SSai Pavan Boddu         crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60)));
112224d62fd5SSai Pavan Boddu         memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val));
112349ab747fSPaolo Bonzini 
112449ab747fSPaolo Bonzini         bytes_to_copy += 4;
112549ab747fSPaolo Bonzini         size += 4;
112649ab747fSPaolo Bonzini     }
112749ab747fSPaolo Bonzini 
11286fe7661dSSai Pavan Boddu     DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size);
112949ab747fSPaolo Bonzini 
1130b12227afSStefan Weil     /* Find which queue we are targeting */
1131e8e49943SAlistair Francis     q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize);
1132e8e49943SAlistair Francis 
11337ca151c3SSai Pavan Boddu     if (size > gem_get_max_buf_len(s, false)) {
11347ca151c3SSai Pavan Boddu         qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n");
1135987e8060SLuc Michel         gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK);
11367ca151c3SSai Pavan Boddu         return -1;
11377ca151c3SSai Pavan Boddu     }
11387ca151c3SSai Pavan Boddu 
11397cfd65e4SPeter Crosthwaite     while (bytes_to_copy) {
1140357aa013SEdgar E. Iglesias         hwaddr desc_addr;
1141357aa013SEdgar E. Iglesias 
114206c2fe95SPeter Crosthwaite         /* Do nothing if receive is not enabled. */
114306c2fe95SPeter Crosthwaite         if (!gem_can_receive(nc)) {
114449ab747fSPaolo Bonzini             return -1;
114549ab747fSPaolo Bonzini         }
114649ab747fSPaolo Bonzini 
11476fe7661dSSai Pavan Boddu         DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n",
1148dda8f185SBin Meng                 MIN(bytes_to_copy, rxbufsize),
1149dda8f185SBin Meng                 rx_desc_get_buffer(s, s->rx_desc[q]));
115049ab747fSPaolo Bonzini 
115149ab747fSPaolo Bonzini         /* Copy packet data to emulated DMA buffer */
115284aec8efSEdgar E. Iglesias         address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) +
11532bf57f73SAlistair Francis                                                                   rxbuf_offset,
115484aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED, rxbuf_ptr,
1155e48fdd9dSEdgar E. Iglesias                             MIN(bytes_to_copy, rxbufsize));
115649ab747fSPaolo Bonzini         rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
115730570698SPeter Crosthwaite         bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
11583b2c97f9SEdgar E. Iglesias 
115959ab136aSRamon Fried         rx_desc_clear_control(s->rx_desc[q]);
116059ab136aSRamon Fried 
11613b2c97f9SEdgar E. Iglesias         /* Update the descriptor.  */
11623b2c97f9SEdgar E. Iglesias         if (first_desc) {
11632bf57f73SAlistair Francis             rx_desc_set_sof(s->rx_desc[q]);
11643b2c97f9SEdgar E. Iglesias             first_desc = false;
11653b2c97f9SEdgar E. Iglesias         }
11663b2c97f9SEdgar E. Iglesias         if (bytes_to_copy == 0) {
11672bf57f73SAlistair Francis             rx_desc_set_eof(s->rx_desc[q]);
11682bf57f73SAlistair Francis             rx_desc_set_length(s->rx_desc[q], size);
11693b2c97f9SEdgar E. Iglesias         }
11702bf57f73SAlistair Francis         rx_desc_set_ownership(s->rx_desc[q]);
117163af1e0cSPeter Crosthwaite 
117263af1e0cSPeter Crosthwaite         switch (maf) {
117363af1e0cSPeter Crosthwaite         case GEM_RX_PROMISCUOUS_ACCEPT:
117463af1e0cSPeter Crosthwaite             break;
117563af1e0cSPeter Crosthwaite         case GEM_RX_BROADCAST_ACCEPT:
11762bf57f73SAlistair Francis             rx_desc_set_broadcast(s->rx_desc[q]);
117763af1e0cSPeter Crosthwaite             break;
117863af1e0cSPeter Crosthwaite         case GEM_RX_UNICAST_HASH_ACCEPT:
11792bf57f73SAlistair Francis             rx_desc_set_unicast_hash(s->rx_desc[q]);
118063af1e0cSPeter Crosthwaite             break;
118163af1e0cSPeter Crosthwaite         case GEM_RX_MULTICAST_HASH_ACCEPT:
11822bf57f73SAlistair Francis             rx_desc_set_multicast_hash(s->rx_desc[q]);
118363af1e0cSPeter Crosthwaite             break;
118463af1e0cSPeter Crosthwaite         case GEM_RX_REJECT:
118563af1e0cSPeter Crosthwaite             abort();
118663af1e0cSPeter Crosthwaite         default: /* SAR */
11872bf57f73SAlistair Francis             rx_desc_set_sar(s->rx_desc[q], maf);
118863af1e0cSPeter Crosthwaite         }
118963af1e0cSPeter Crosthwaite 
11903b2c97f9SEdgar E. Iglesias         /* Descriptor write-back.  */
1191357aa013SEdgar E. Iglesias         desc_addr = gem_get_rx_desc_addr(s, q);
1192b7cbebf2SPhilippe Mathieu-Daudé         address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
1193b7cbebf2SPhilippe Mathieu-Daudé                             s->rx_desc[q],
1194e48fdd9dSEdgar E. Iglesias                             sizeof(uint32_t) * gem_get_desc_len(s, true));
11953b2c97f9SEdgar E. Iglesias 
119649ab747fSPaolo Bonzini         /* Next descriptor */
11972bf57f73SAlistair Francis         if (rx_desc_get_wrap(s->rx_desc[q])) {
119849ab747fSPaolo Bonzini             DB_PRINT("wrapping RX descriptor list\n");
119996ea126aSSai Pavan Boddu             s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q);
120049ab747fSPaolo Bonzini         } else {
120149ab747fSPaolo Bonzini             DB_PRINT("incrementing RX descriptor list\n");
1202e48fdd9dSEdgar E. Iglesias             s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true);
120349ab747fSPaolo Bonzini         }
120467101725SAlistair Francis 
120567101725SAlistair Francis         gem_get_rx_desc(s, q);
12067cfd65e4SPeter Crosthwaite     }
120749ab747fSPaolo Bonzini 
120849ab747fSPaolo Bonzini     /* Count it */
120949ab747fSPaolo Bonzini     gem_receive_updatestats(s, buf, size);
121049ab747fSPaolo Bonzini 
1211466da857SLuc Michel     s->regs[R_RXSTATUS] |= R_RXSTATUS_FRAME_RECEIVED_MASK;
1212987e8060SLuc Michel     gem_set_isr(s, q, R_ISR_RECV_COMPLETE_MASK);
121349ab747fSPaolo Bonzini 
121449ab747fSPaolo Bonzini     /* Handle interrupt consequences */
121549ab747fSPaolo Bonzini     gem_update_int_status(s);
121649ab747fSPaolo Bonzini 
121749ab747fSPaolo Bonzini     return size;
121849ab747fSPaolo Bonzini }
121949ab747fSPaolo Bonzini 
122049ab747fSPaolo Bonzini /*
122149ab747fSPaolo Bonzini  * gem_transmit_updatestats:
122249ab747fSPaolo Bonzini  * Increment transmit statistics.
122349ab747fSPaolo Bonzini  */
gem_transmit_updatestats(CadenceGEMState * s,const uint8_t * packet,unsigned bytes)1224448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet,
122549ab747fSPaolo Bonzini                                      unsigned bytes)
122649ab747fSPaolo Bonzini {
122749ab747fSPaolo Bonzini     uint64_t octets;
122849ab747fSPaolo Bonzini 
122949ab747fSPaolo Bonzini     /* Total octets (bytes) transmitted */
1230c755c943SLuc Michel     octets = ((uint64_t)(s->regs[R_OCTTXLO]) << 32) |
1231c755c943SLuc Michel              s->regs[R_OCTTXHI];
123249ab747fSPaolo Bonzini     octets += bytes;
1233c755c943SLuc Michel     s->regs[R_OCTTXLO] = octets >> 32;
1234c755c943SLuc Michel     s->regs[R_OCTTXHI] = octets;
123549ab747fSPaolo Bonzini 
123649ab747fSPaolo Bonzini     /* Error-free Frames transmitted */
1237c755c943SLuc Michel     s->regs[R_TXCNT]++;
123849ab747fSPaolo Bonzini 
123949ab747fSPaolo Bonzini     /* Error-free Broadcast Frames counter */
124049ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
1241c755c943SLuc Michel         s->regs[R_TXBCNT]++;
124249ab747fSPaolo Bonzini     }
124349ab747fSPaolo Bonzini 
124449ab747fSPaolo Bonzini     /* Error-free Multicast Frames counter */
124549ab747fSPaolo Bonzini     if (packet[0] == 0x01) {
1246c755c943SLuc Michel         s->regs[R_TXMCNT]++;
124749ab747fSPaolo Bonzini     }
124849ab747fSPaolo Bonzini 
124949ab747fSPaolo Bonzini     if (bytes <= 64) {
1250c755c943SLuc Michel         s->regs[R_TX64CNT]++;
125149ab747fSPaolo Bonzini     } else if (bytes <= 127) {
1252c755c943SLuc Michel         s->regs[R_TX65CNT]++;
125349ab747fSPaolo Bonzini     } else if (bytes <= 255) {
1254c755c943SLuc Michel         s->regs[R_TX128CNT]++;
125549ab747fSPaolo Bonzini     } else if (bytes <= 511) {
1256c755c943SLuc Michel         s->regs[R_TX256CNT]++;
125749ab747fSPaolo Bonzini     } else if (bytes <= 1023) {
1258c755c943SLuc Michel         s->regs[R_TX512CNT]++;
125949ab747fSPaolo Bonzini     } else if (bytes <= 1518) {
1260c755c943SLuc Michel         s->regs[R_TX1024CNT]++;
126149ab747fSPaolo Bonzini     } else {
1262c755c943SLuc Michel         s->regs[R_TX1519CNT]++;
126349ab747fSPaolo Bonzini     }
126449ab747fSPaolo Bonzini }
126549ab747fSPaolo Bonzini 
126649ab747fSPaolo Bonzini /*
126749ab747fSPaolo Bonzini  * gem_transmit:
126849ab747fSPaolo Bonzini  * Fish packets out of the descriptor ring and feed them to QEMU
126949ab747fSPaolo Bonzini  */
gem_transmit(CadenceGEMState * s)1270448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s)
127149ab747fSPaolo Bonzini {
12728568313fSEdgar E. Iglesias     uint32_t desc[DESC_MAX_NUM_WORDS];
127349ab747fSPaolo Bonzini     hwaddr packet_desc_addr;
127449ab747fSPaolo Bonzini     uint8_t     *p;
127549ab747fSPaolo Bonzini     unsigned    total_bytes;
12762bf57f73SAlistair Francis     int q = 0;
127749ab747fSPaolo Bonzini 
127849ab747fSPaolo Bonzini     /* Do nothing if transmit is not enabled. */
1279bd8a922dSLuc Michel     if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) {
128049ab747fSPaolo Bonzini         return;
128149ab747fSPaolo Bonzini     }
128249ab747fSPaolo Bonzini 
128349ab747fSPaolo Bonzini     DB_PRINT("\n");
128449ab747fSPaolo Bonzini 
12853048ed6aSPeter Crosthwaite     /* The packet we will hand off to QEMU.
128649ab747fSPaolo Bonzini      * Packets scattered across multiple descriptors are gathered to this
128749ab747fSPaolo Bonzini      * one contiguous buffer first.
128849ab747fSPaolo Bonzini      */
128924d62fd5SSai Pavan Boddu     p = s->tx_packet;
129049ab747fSPaolo Bonzini     total_bytes = 0;
129149ab747fSPaolo Bonzini 
129267101725SAlistair Francis     for (q = s->num_priority_queues - 1; q >= 0; q--) {
129349ab747fSPaolo Bonzini         /* read current descriptor */
1294357aa013SEdgar E. Iglesias         packet_desc_addr = gem_get_tx_desc_addr(s, q);
1295fa15286aSPeter Crosthwaite 
1296fa15286aSPeter Crosthwaite         DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
129784aec8efSEdgar E. Iglesias         address_space_read(&s->dma_as, packet_desc_addr,
1298b7cbebf2SPhilippe Mathieu-Daudé                            MEMTXATTRS_UNSPECIFIED, desc,
1299e48fdd9dSEdgar E. Iglesias                            sizeof(uint32_t) * gem_get_desc_len(s, false));
130049ab747fSPaolo Bonzini         /* Handle all descriptors owned by hardware */
130149ab747fSPaolo Bonzini         while (tx_desc_get_used(desc) == 0) {
130249ab747fSPaolo Bonzini 
130349ab747fSPaolo Bonzini             /* Do nothing if transmit is not enabled. */
1304bd8a922dSLuc Michel             if (!FIELD_EX32(s->regs[R_NWCTRL], NWCTRL, ENABLE_TRANSMIT)) {
130549ab747fSPaolo Bonzini                 return;
130649ab747fSPaolo Bonzini             }
130767101725SAlistair Francis             print_gem_tx_desc(desc, q);
130849ab747fSPaolo Bonzini 
130949ab747fSPaolo Bonzini             /* The real hardware would eat this (and possibly crash).
131049ab747fSPaolo Bonzini              * For QEMU let's lend a helping hand.
131149ab747fSPaolo Bonzini              */
1312e48fdd9dSEdgar E. Iglesias             if ((tx_desc_get_buffer(s, desc) == 0) ||
131349ab747fSPaolo Bonzini                 (tx_desc_get_length(desc) == 0)) {
13146fe7661dSSai Pavan Boddu                 DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n",
13156fe7661dSSai Pavan Boddu                          packet_desc_addr);
131649ab747fSPaolo Bonzini                 break;
131749ab747fSPaolo Bonzini             }
131849ab747fSPaolo Bonzini 
13197ca151c3SSai Pavan Boddu             if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) -
132024d62fd5SSai Pavan Boddu                                                (p - s->tx_packet)) {
13217ca151c3SSai Pavan Boddu                 qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \
13227ca151c3SSai Pavan Boddu                          HWADDR_PRIx " too large: size 0x%x space 0x%zx\n",
1323dda8f185SBin Meng                          packet_desc_addr, tx_desc_get_length(desc),
13247ca151c3SSai Pavan Boddu                          gem_get_max_buf_len(s, true) - (p - s->tx_packet));
1325987e8060SLuc Michel                 gem_set_isr(s, q, R_ISR_AMBA_ERROR_MASK);
1326d7f05365SMichael S. Tsirkin                 break;
1327d7f05365SMichael S. Tsirkin             }
1328d7f05365SMichael S. Tsirkin 
132977524d11SAlistair Francis             /* Gather this fragment of the packet from "dma memory" to our
133077524d11SAlistair Francis              * contig buffer.
133149ab747fSPaolo Bonzini              */
133284aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc),
133384aec8efSEdgar E. Iglesias                                MEMTXATTRS_UNSPECIFIED,
133484aec8efSEdgar E. Iglesias                                p, tx_desc_get_length(desc));
133549ab747fSPaolo Bonzini             p += tx_desc_get_length(desc);
133649ab747fSPaolo Bonzini             total_bytes += tx_desc_get_length(desc);
133749ab747fSPaolo Bonzini 
133849ab747fSPaolo Bonzini             /* Last descriptor for this packet; hand the whole thing off */
133949ab747fSPaolo Bonzini             if (tx_desc_get_last(desc)) {
13408568313fSEdgar E. Iglesias                 uint32_t desc_first[DESC_MAX_NUM_WORDS];
1341357aa013SEdgar E. Iglesias                 hwaddr desc_addr = gem_get_tx_desc_addr(s, q);
13426ab57a6bSPeter Crosthwaite 
134349ab747fSPaolo Bonzini                 /* Modify the 1st descriptor of this packet to be owned by
134449ab747fSPaolo Bonzini                  * the processor.
134549ab747fSPaolo Bonzini                  */
1346357aa013SEdgar E. Iglesias                 address_space_read(&s->dma_as, desc_addr,
1347b7cbebf2SPhilippe Mathieu-Daudé                                    MEMTXATTRS_UNSPECIFIED, desc_first,
13486ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
13496ab57a6bSPeter Crosthwaite                 tx_desc_set_used(desc_first);
1350357aa013SEdgar E. Iglesias                 address_space_write(&s->dma_as, desc_addr,
1351b7cbebf2SPhilippe Mathieu-Daudé                                     MEMTXATTRS_UNSPECIFIED, desc_first,
13526ab57a6bSPeter Crosthwaite                                     sizeof(desc_first));
13533048ed6aSPeter Crosthwaite                 /* Advance the hardware current descriptor past this packet */
135449ab747fSPaolo Bonzini                 if (tx_desc_get_wrap(desc)) {
135596ea126aSSai Pavan Boddu                     s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q);
135649ab747fSPaolo Bonzini                 } else {
1357e48fdd9dSEdgar E. Iglesias                     s->tx_desc_addr[q] = packet_desc_addr +
1358e48fdd9dSEdgar E. Iglesias                                          4 * gem_get_desc_len(s, false);
135949ab747fSPaolo Bonzini                 }
13602bf57f73SAlistair Francis                 DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]);
136149ab747fSPaolo Bonzini 
1362466da857SLuc Michel                 s->regs[R_TXSTATUS] |= R_TXSTATUS_TRANSMIT_COMPLETE_MASK;
1363987e8060SLuc Michel                 gem_set_isr(s, q, R_ISR_XMIT_COMPLETE_MASK);
136467101725SAlistair Francis 
136549ab747fSPaolo Bonzini                 /* Handle interrupt consequences */
136649ab747fSPaolo Bonzini                 gem_update_int_status(s);
136749ab747fSPaolo Bonzini 
136849ab747fSPaolo Bonzini                 /* Is checksum offload enabled? */
136901f9175dSLuc Michel                 if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, TX_PBUF_CSUM_OFFLOAD)) {
1370f5746335SBin Meng                     net_checksum_calculate(s->tx_packet, total_bytes, CSUM_ALL);
137149ab747fSPaolo Bonzini                 }
137249ab747fSPaolo Bonzini 
137349ab747fSPaolo Bonzini                 /* Update MAC statistics */
137424d62fd5SSai Pavan Boddu                 gem_transmit_updatestats(s, s->tx_packet, total_bytes);
137549ab747fSPaolo Bonzini 
137649ab747fSPaolo Bonzini                 /* Send the packet somewhere */
1377bd8a922dSLuc Michel                 if (s->phy_loop || FIELD_EX32(s->regs[R_NWCTRL], NWCTRL,
1378bd8a922dSLuc Michel                                               LOOPBACK_LOCAL)) {
1379e73adfbeSAlexander Bulekov                     qemu_receive_packet(qemu_get_queue(s->nic), s->tx_packet,
138077524d11SAlistair Francis                                         total_bytes);
138149ab747fSPaolo Bonzini                 } else {
138224d62fd5SSai Pavan Boddu                     qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet,
138349ab747fSPaolo Bonzini                                      total_bytes);
138449ab747fSPaolo Bonzini                 }
138549ab747fSPaolo Bonzini 
138649ab747fSPaolo Bonzini                 /* Prepare for next packet */
138724d62fd5SSai Pavan Boddu                 p = s->tx_packet;
138849ab747fSPaolo Bonzini                 total_bytes = 0;
138949ab747fSPaolo Bonzini             }
139049ab747fSPaolo Bonzini 
139149ab747fSPaolo Bonzini             /* read next descriptor */
139249ab747fSPaolo Bonzini             if (tx_desc_get_wrap(desc)) {
139301f9175dSLuc Michel                 if (FIELD_EX32(s->regs[R_DMACFG], DMACFG, DMA_ADDR_BUS_WIDTH)) {
1394c755c943SLuc Michel                     packet_desc_addr = s->regs[R_TBQPH];
1395f1e7cb13SRamon Fried                     packet_desc_addr <<= 32;
1396f1e7cb13SRamon Fried                 } else {
1397f1e7cb13SRamon Fried                     packet_desc_addr = 0;
1398f1e7cb13SRamon Fried                 }
139996ea126aSSai Pavan Boddu                 packet_desc_addr |= gem_get_tx_queue_base_addr(s, q);
140049ab747fSPaolo Bonzini             } else {
1401e48fdd9dSEdgar E. Iglesias                 packet_desc_addr += 4 * gem_get_desc_len(s, false);
140249ab747fSPaolo Bonzini             }
1403fa15286aSPeter Crosthwaite             DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
140484aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, packet_desc_addr,
1405b7cbebf2SPhilippe Mathieu-Daudé                                MEMTXATTRS_UNSPECIFIED, desc,
1406e48fdd9dSEdgar E. Iglesias                                sizeof(uint32_t) * gem_get_desc_len(s, false));
140749ab747fSPaolo Bonzini         }
140849ab747fSPaolo Bonzini 
140949ab747fSPaolo Bonzini         if (tx_desc_get_used(desc)) {
1410466da857SLuc Michel             s->regs[R_TXSTATUS] |= R_TXSTATUS_USED_BIT_READ_MASK;
141168dbee3bSSai Pavan Boddu             /* IRQ TXUSED is defined only for queue 0 */
141268dbee3bSSai Pavan Boddu             if (q == 0) {
1413987e8060SLuc Michel                 gem_set_isr(s, 0, R_ISR_TX_USED_MASK);
141468dbee3bSSai Pavan Boddu             }
141549ab747fSPaolo Bonzini             gem_update_int_status(s);
141649ab747fSPaolo Bonzini         }
141749ab747fSPaolo Bonzini     }
141867101725SAlistair Francis }
141949ab747fSPaolo Bonzini 
gem_phy_reset(CadenceGEMState * s)1420448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s)
142149ab747fSPaolo Bonzini {
142249ab747fSPaolo Bonzini     memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
142349ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_CONTROL] = 0x1140;
142449ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_STATUS] = 0x7969;
142549ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYID1] = 0x0141;
142649ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYID2] = 0x0CC2;
142749ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_ANEGADV] = 0x01E1;
142849ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1;
142949ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_ANEGEXP] = 0x000F;
143049ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_NEXTP] = 0x2001;
143149ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6;
143249ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_100BTCTRL] = 0x0300;
143349ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
143449ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
143549ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
14367777b7a0SAlistair Francis     s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
143749ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
143849ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LED] = 0x4100;
143949ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
144049ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B;
144149ab747fSPaolo Bonzini 
144249ab747fSPaolo Bonzini     phy_update_link(s);
144349ab747fSPaolo Bonzini }
144449ab747fSPaolo Bonzini 
gem_reset(DeviceState * d)144549ab747fSPaolo Bonzini static void gem_reset(DeviceState *d)
144649ab747fSPaolo Bonzini {
144764eb9301SPeter Crosthwaite     int i;
1448448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(d);
1449afb4c51fSSebastian Huber     const uint8_t *a;
1450726a2a95SEdgar E. Iglesias     uint32_t queues_mask = 0;
145149ab747fSPaolo Bonzini 
145249ab747fSPaolo Bonzini     DB_PRINT("\n");
145349ab747fSPaolo Bonzini 
145449ab747fSPaolo Bonzini     /* Set post reset register values */
145549ab747fSPaolo Bonzini     memset(&s->regs[0], 0, sizeof(s->regs));
1456c755c943SLuc Michel     s->regs[R_NWCFG] = 0x00080000;
1457c755c943SLuc Michel     s->regs[R_NWSTATUS] = 0x00000006;
1458c755c943SLuc Michel     s->regs[R_DMACFG] = 0x00020784;
1459c755c943SLuc Michel     s->regs[R_IMR] = 0x07ffffff;
1460c755c943SLuc Michel     s->regs[R_TXPAUSE] = 0x0000ffff;
1461c755c943SLuc Michel     s->regs[R_TXPARTIALSF] = 0x000003ff;
1462c755c943SLuc Michel     s->regs[R_RXPARTIALSF] = 0x000003ff;
1463c755c943SLuc Michel     s->regs[R_MODID] = s->revision;
1464c755c943SLuc Michel     s->regs[R_DESCONF] = 0x02D00111;
1465c755c943SLuc Michel     s->regs[R_DESCONF2] = 0x2ab10000 | s->jumbo_max_len;
1466c755c943SLuc Michel     s->regs[R_DESCONF5] = 0x002f2045;
1467ce077875SLuc Michel     s->regs[R_DESCONF6] = R_DESCONF6_DMA_ADDR_64B_MASK;
1468c755c943SLuc Michel     s->regs[R_INT_Q1_MASK] = 0x00000CE6;
1469c755c943SLuc Michel     s->regs[R_JUMBO_MAX_LEN] = s->jumbo_max_len;
1470726a2a95SEdgar E. Iglesias 
1471726a2a95SEdgar E. Iglesias     if (s->num_priority_queues > 1) {
1472726a2a95SEdgar E. Iglesias         queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1);
1473c755c943SLuc Michel         s->regs[R_DESCONF6] |= queues_mask;
1474726a2a95SEdgar E. Iglesias     }
147549ab747fSPaolo Bonzini 
1476afb4c51fSSebastian Huber     /* Set MAC address */
1477afb4c51fSSebastian Huber     a = &s->conf.macaddr.a[0];
1478c755c943SLuc Michel     s->regs[R_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24);
1479c755c943SLuc Michel     s->regs[R_SPADDR1HI] = a[4] | (a[5] << 8);
1480afb4c51fSSebastian Huber 
148164eb9301SPeter Crosthwaite     for (i = 0; i < 4; i++) {
148264eb9301SPeter Crosthwaite         s->sar_active[i] = false;
148364eb9301SPeter Crosthwaite     }
148464eb9301SPeter Crosthwaite 
148549ab747fSPaolo Bonzini     gem_phy_reset(s);
148649ab747fSPaolo Bonzini 
148749ab747fSPaolo Bonzini     gem_update_int_status(s);
148849ab747fSPaolo Bonzini }
148949ab747fSPaolo Bonzini 
gem_phy_read(CadenceGEMState * s,unsigned reg_num)1490448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num)
149149ab747fSPaolo Bonzini {
149249ab747fSPaolo Bonzini     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]);
149349ab747fSPaolo Bonzini     return s->phy_regs[reg_num];
149449ab747fSPaolo Bonzini }
149549ab747fSPaolo Bonzini 
gem_phy_write(CadenceGEMState * s,unsigned reg_num,uint16_t val)1496448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val)
149749ab747fSPaolo Bonzini {
149849ab747fSPaolo Bonzini     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val);
149949ab747fSPaolo Bonzini 
150049ab747fSPaolo Bonzini     switch (reg_num) {
150149ab747fSPaolo Bonzini     case PHY_REG_CONTROL:
150249ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_RST) {
150349ab747fSPaolo Bonzini             /* Phy reset */
150449ab747fSPaolo Bonzini             gem_phy_reset(s);
150549ab747fSPaolo Bonzini             val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP);
150649ab747fSPaolo Bonzini             s->phy_loop = 0;
150749ab747fSPaolo Bonzini         }
150849ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_ANEG) {
150949ab747fSPaolo Bonzini             /* Complete autonegotiation immediately */
15106623d214SLinus Ziegert             val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART);
151149ab747fSPaolo Bonzini             s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL;
151249ab747fSPaolo Bonzini         }
151349ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_LOOP) {
151449ab747fSPaolo Bonzini             DB_PRINT("PHY placed in loopback\n");
151549ab747fSPaolo Bonzini             s->phy_loop = 1;
151649ab747fSPaolo Bonzini         } else {
151749ab747fSPaolo Bonzini             s->phy_loop = 0;
151849ab747fSPaolo Bonzini         }
151949ab747fSPaolo Bonzini         break;
152049ab747fSPaolo Bonzini     }
152149ab747fSPaolo Bonzini     s->phy_regs[reg_num] = val;
152249ab747fSPaolo Bonzini }
152349ab747fSPaolo Bonzini 
gem_handle_phy_access(CadenceGEMState * s)152471a082a3SLuc Michel static void gem_handle_phy_access(CadenceGEMState *s)
152571a082a3SLuc Michel {
152671a082a3SLuc Michel     uint32_t val = s->regs[R_PHYMNTNC];
152771a082a3SLuc Michel     uint32_t phy_addr, reg_num;
152871a082a3SLuc Michel 
152971a082a3SLuc Michel     phy_addr = FIELD_EX32(val, PHYMNTNC, PHY_ADDR);
153071a082a3SLuc Michel 
153171a082a3SLuc Michel     if (phy_addr != s->phy_addr) {
153271a082a3SLuc Michel         /* no phy at this address */
153371a082a3SLuc Michel         if (FIELD_EX32(val, PHYMNTNC, OP) == MDIO_OP_READ) {
153471a082a3SLuc Michel             s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA, 0xffff);
153571a082a3SLuc Michel         }
153671a082a3SLuc Michel         return;
153771a082a3SLuc Michel     }
153871a082a3SLuc Michel 
153971a082a3SLuc Michel     reg_num = FIELD_EX32(val, PHYMNTNC, REG_ADDR);
154071a082a3SLuc Michel 
154171a082a3SLuc Michel     switch (FIELD_EX32(val, PHYMNTNC, OP)) {
154271a082a3SLuc Michel     case MDIO_OP_READ:
154371a082a3SLuc Michel         s->regs[R_PHYMNTNC] = FIELD_DP32(val, PHYMNTNC, DATA,
154471a082a3SLuc Michel                                          gem_phy_read(s, reg_num));
154571a082a3SLuc Michel         break;
154671a082a3SLuc Michel 
154771a082a3SLuc Michel     case MDIO_OP_WRITE:
154871a082a3SLuc Michel         gem_phy_write(s, reg_num, val);
154971a082a3SLuc Michel         break;
155071a082a3SLuc Michel 
155171a082a3SLuc Michel     default:
155271a082a3SLuc Michel         break; /* only clause 22 operations are supported */
155371a082a3SLuc Michel     }
155471a082a3SLuc Michel }
155571a082a3SLuc Michel 
155649ab747fSPaolo Bonzini /*
155749ab747fSPaolo Bonzini  * gem_read32:
155849ab747fSPaolo Bonzini  * Read a GEM register.
155949ab747fSPaolo Bonzini  */
gem_read(void * opaque,hwaddr offset,unsigned size)156049ab747fSPaolo Bonzini static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
156149ab747fSPaolo Bonzini {
1562448f19e2SPeter Crosthwaite     CadenceGEMState *s;
156349ab747fSPaolo Bonzini     uint32_t retval;
15643d558330SMarkus Armbruster     s = opaque;
156549ab747fSPaolo Bonzini 
156649ab747fSPaolo Bonzini     offset >>= 2;
156749ab747fSPaolo Bonzini     retval = s->regs[offset];
156849ab747fSPaolo Bonzini 
156949ab747fSPaolo Bonzini     DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval);
157049ab747fSPaolo Bonzini 
157149ab747fSPaolo Bonzini     switch (offset) {
1572c755c943SLuc Michel     case R_ISR:
157367101725SAlistair Francis         DB_PRINT("lowering irqs on ISR read\n");
1574596b6f51SAlistair Francis         /* The interrupts get updated at the end of the function. */
157549ab747fSPaolo Bonzini         break;
157649ab747fSPaolo Bonzini     }
157749ab747fSPaolo Bonzini 
157849ab747fSPaolo Bonzini     /* Squash read to clear bits */
157949ab747fSPaolo Bonzini     s->regs[offset] &= ~(s->regs_rtc[offset]);
158049ab747fSPaolo Bonzini 
158149ab747fSPaolo Bonzini     /* Do not provide write only bits */
158249ab747fSPaolo Bonzini     retval &= ~(s->regs_wo[offset]);
158349ab747fSPaolo Bonzini 
158449ab747fSPaolo Bonzini     DB_PRINT("0x%08x\n", retval);
158567101725SAlistair Francis     gem_update_int_status(s);
158649ab747fSPaolo Bonzini     return retval;
158749ab747fSPaolo Bonzini }
158849ab747fSPaolo Bonzini 
158949ab747fSPaolo Bonzini /*
159049ab747fSPaolo Bonzini  * gem_write32:
159149ab747fSPaolo Bonzini  * Write a GEM register.
159249ab747fSPaolo Bonzini  */
gem_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)159349ab747fSPaolo Bonzini static void gem_write(void *opaque, hwaddr offset, uint64_t val,
159449ab747fSPaolo Bonzini         unsigned size)
159549ab747fSPaolo Bonzini {
1596448f19e2SPeter Crosthwaite     CadenceGEMState *s = (CadenceGEMState *)opaque;
159749ab747fSPaolo Bonzini     uint32_t readonly;
159867101725SAlistair Francis     int i;
159949ab747fSPaolo Bonzini 
160049ab747fSPaolo Bonzini     DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val);
160149ab747fSPaolo Bonzini     offset >>= 2;
160249ab747fSPaolo Bonzini 
160349ab747fSPaolo Bonzini     /* Squash bits which are read only in write value */
160449ab747fSPaolo Bonzini     val &= ~(s->regs_ro[offset]);
1605e2314fdaSPeter Crosthwaite     /* Preserve (only) bits which are read only and wtc in register */
1606e2314fdaSPeter Crosthwaite     readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]);
160749ab747fSPaolo Bonzini 
160849ab747fSPaolo Bonzini     /* Copy register write to backing store */
1609e2314fdaSPeter Crosthwaite     s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly;
1610e2314fdaSPeter Crosthwaite 
1611e2314fdaSPeter Crosthwaite     /* do w1c */
1612e2314fdaSPeter Crosthwaite     s->regs[offset] &= ~(s->regs_w1c[offset] & val);
161349ab747fSPaolo Bonzini 
161449ab747fSPaolo Bonzini     /* Handle register write side effects */
161549ab747fSPaolo Bonzini     switch (offset) {
1616c755c943SLuc Michel     case R_NWCTRL:
1617bd8a922dSLuc Michel         if (FIELD_EX32(val, NWCTRL, ENABLE_RECEIVE)) {
161867101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; ++i) {
161967101725SAlistair Francis                 gem_get_rx_desc(s, i);
162067101725SAlistair Francis             }
162106c2fe95SPeter Crosthwaite         }
1622bd8a922dSLuc Michel         if (FIELD_EX32(val, NWCTRL, TRANSMIT_START)) {
162349ab747fSPaolo Bonzini             gem_transmit(s);
162449ab747fSPaolo Bonzini         }
1625bd8a922dSLuc Michel         if (!(FIELD_EX32(val, NWCTRL, ENABLE_TRANSMIT))) {
162649ab747fSPaolo Bonzini             /* Reset to start of Q when transmit disabled. */
162767101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; i++) {
162896ea126aSSai Pavan Boddu                 s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i);
162967101725SAlistair Francis             }
163049ab747fSPaolo Bonzini         }
16318202aa53SPeter Crosthwaite         if (gem_can_receive(qemu_get_queue(s->nic))) {
163249ab747fSPaolo Bonzini             qemu_flush_queued_packets(qemu_get_queue(s->nic));
163349ab747fSPaolo Bonzini         }
163449ab747fSPaolo Bonzini         break;
163549ab747fSPaolo Bonzini 
1636c755c943SLuc Michel     case R_TXSTATUS:
163749ab747fSPaolo Bonzini         gem_update_int_status(s);
163849ab747fSPaolo Bonzini         break;
1639c755c943SLuc Michel     case R_RXQBASE:
16402bf57f73SAlistair Francis         s->rx_desc_addr[0] = val;
164149ab747fSPaolo Bonzini         break;
1642c755c943SLuc Michel     case R_RECEIVE_Q1_PTR ... R_RECEIVE_Q7_PTR:
1643c755c943SLuc Michel         s->rx_desc_addr[offset - R_RECEIVE_Q1_PTR + 1] = val;
164467101725SAlistair Francis         break;
1645c755c943SLuc Michel     case R_TXQBASE:
16462bf57f73SAlistair Francis         s->tx_desc_addr[0] = val;
164749ab747fSPaolo Bonzini         break;
1648c755c943SLuc Michel     case R_TRANSMIT_Q1_PTR ... R_TRANSMIT_Q7_PTR:
1649c755c943SLuc Michel         s->tx_desc_addr[offset - R_TRANSMIT_Q1_PTR + 1] = val;
165067101725SAlistair Francis         break;
1651c755c943SLuc Michel     case R_RXSTATUS:
165249ab747fSPaolo Bonzini         gem_update_int_status(s);
165349ab747fSPaolo Bonzini         break;
1654c755c943SLuc Michel     case R_IER:
1655c755c943SLuc Michel         s->regs[R_IMR] &= ~val;
165649ab747fSPaolo Bonzini         gem_update_int_status(s);
165749ab747fSPaolo Bonzini         break;
1658c755c943SLuc Michel     case R_JUMBO_MAX_LEN:
1659c755c943SLuc Michel         s->regs[R_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK;
16607ca151c3SSai Pavan Boddu         break;
1661c755c943SLuc Michel     case R_INT_Q1_ENABLE ... R_INT_Q7_ENABLE:
1662c755c943SLuc Michel         s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_ENABLE] &= ~val;
166367101725SAlistair Francis         gem_update_int_status(s);
166467101725SAlistair Francis         break;
1665c755c943SLuc Michel     case R_IDR:
1666c755c943SLuc Michel         s->regs[R_IMR] |= val;
166749ab747fSPaolo Bonzini         gem_update_int_status(s);
166849ab747fSPaolo Bonzini         break;
1669c755c943SLuc Michel     case R_INT_Q1_DISABLE ... R_INT_Q7_DISABLE:
1670c755c943SLuc Michel         s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_DISABLE] |= val;
167167101725SAlistair Francis         gem_update_int_status(s);
167267101725SAlistair Francis         break;
1673c755c943SLuc Michel     case R_SPADDR1LO:
1674c755c943SLuc Michel     case R_SPADDR2LO:
1675c755c943SLuc Michel     case R_SPADDR3LO:
1676c755c943SLuc Michel     case R_SPADDR4LO:
1677c755c943SLuc Michel         s->sar_active[(offset - R_SPADDR1LO) / 2] = false;
167864eb9301SPeter Crosthwaite         break;
1679c755c943SLuc Michel     case R_SPADDR1HI:
1680c755c943SLuc Michel     case R_SPADDR2HI:
1681c755c943SLuc Michel     case R_SPADDR3HI:
1682c755c943SLuc Michel     case R_SPADDR4HI:
1683c755c943SLuc Michel         s->sar_active[(offset - R_SPADDR1HI) / 2] = true;
168464eb9301SPeter Crosthwaite         break;
1685c755c943SLuc Michel     case R_PHYMNTNC:
168671a082a3SLuc Michel         gem_handle_phy_access(s);
168749ab747fSPaolo Bonzini         break;
168849ab747fSPaolo Bonzini     }
168949ab747fSPaolo Bonzini 
169049ab747fSPaolo Bonzini     DB_PRINT("newval: 0x%08x\n", s->regs[offset]);
169149ab747fSPaolo Bonzini }
169249ab747fSPaolo Bonzini 
169349ab747fSPaolo Bonzini static const MemoryRegionOps gem_ops = {
169449ab747fSPaolo Bonzini     .read = gem_read,
169549ab747fSPaolo Bonzini     .write = gem_write,
169649ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
169749ab747fSPaolo Bonzini };
169849ab747fSPaolo Bonzini 
gem_set_link(NetClientState * nc)169949ab747fSPaolo Bonzini static void gem_set_link(NetClientState *nc)
170049ab747fSPaolo Bonzini {
170167101725SAlistair Francis     CadenceGEMState *s = qemu_get_nic_opaque(nc);
170267101725SAlistair Francis 
170349ab747fSPaolo Bonzini     DB_PRINT("\n");
170467101725SAlistair Francis     phy_update_link(s);
170567101725SAlistair Francis     gem_update_int_status(s);
170649ab747fSPaolo Bonzini }
170749ab747fSPaolo Bonzini 
170849ab747fSPaolo Bonzini static NetClientInfo net_gem_info = {
1709f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
171049ab747fSPaolo Bonzini     .size = sizeof(NICState),
171149ab747fSPaolo Bonzini     .can_receive = gem_can_receive,
171249ab747fSPaolo Bonzini     .receive = gem_receive,
171349ab747fSPaolo Bonzini     .link_status_changed = gem_set_link,
171449ab747fSPaolo Bonzini };
171549ab747fSPaolo Bonzini 
gem_realize(DeviceState * dev,Error ** errp)1716bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp)
171749ab747fSPaolo Bonzini {
1718448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(dev);
171967101725SAlistair Francis     int i;
172049ab747fSPaolo Bonzini 
172184aec8efSEdgar E. Iglesias     address_space_init(&s->dma_as,
172284aec8efSEdgar E. Iglesias                        s->dma_mr ? s->dma_mr : get_system_memory(), "dma");
172384aec8efSEdgar E. Iglesias 
17242bf57f73SAlistair Francis     if (s->num_priority_queues == 0 ||
17252bf57f73SAlistair Francis         s->num_priority_queues > MAX_PRIORITY_QUEUES) {
17262bf57f73SAlistair Francis         error_setg(errp, "Invalid num-priority-queues value: %" PRIx8,
17272bf57f73SAlistair Francis                    s->num_priority_queues);
17282bf57f73SAlistair Francis         return;
1729e8e49943SAlistair Francis     } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) {
1730e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8,
1731e8e49943SAlistair Francis                    s->num_type1_screeners);
1732e8e49943SAlistair Francis         return;
1733e8e49943SAlistair Francis     } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) {
1734e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8,
1735e8e49943SAlistair Francis                    s->num_type2_screeners);
1736e8e49943SAlistair Francis         return;
17372bf57f73SAlistair Francis     }
17382bf57f73SAlistair Francis 
173967101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
174067101725SAlistair Francis         sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
174167101725SAlistair Francis     }
1742bcb39a65SAlistair Francis 
1743bcb39a65SAlistair Francis     qemu_macaddr_default_if_unset(&s->conf.macaddr);
1744bcb39a65SAlistair Francis 
1745bcb39a65SAlistair Francis     s->nic = qemu_new_nic(&net_gem_info, &s->conf,
17467d0fefdfSAkihiko Odaki                           object_get_typename(OBJECT(dev)), dev->id,
17477d0fefdfSAkihiko Odaki                           &dev->mem_reentrancy_guard, s);
17487ca151c3SSai Pavan Boddu 
17497ca151c3SSai Pavan Boddu     if (s->jumbo_max_len > MAX_FRAME_SIZE) {
17507ca151c3SSai Pavan Boddu         error_setg(errp, "jumbo-max-len is greater than %d",
17517ca151c3SSai Pavan Boddu                   MAX_FRAME_SIZE);
17527ca151c3SSai Pavan Boddu         return;
17537ca151c3SSai Pavan Boddu     }
1754bcb39a65SAlistair Francis }
1755bcb39a65SAlistair Francis 
gem_init(Object * obj)1756bcb39a65SAlistair Francis static void gem_init(Object *obj)
1757bcb39a65SAlistair Francis {
1758bcb39a65SAlistair Francis     CadenceGEMState *s = CADENCE_GEM(obj);
1759bcb39a65SAlistair Francis     DeviceState *dev = DEVICE(obj);
1760bcb39a65SAlistair Francis 
176149ab747fSPaolo Bonzini     DB_PRINT("\n");
176249ab747fSPaolo Bonzini 
176349ab747fSPaolo Bonzini     gem_init_register_masks(s);
1764eedfac6fSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s,
1765eedfac6fSPaolo Bonzini                           "enet", sizeof(s->regs));
176649ab747fSPaolo Bonzini 
1767bcb39a65SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
176849ab747fSPaolo Bonzini }
176949ab747fSPaolo Bonzini 
177049ab747fSPaolo Bonzini static const VMStateDescription vmstate_cadence_gem = {
177149ab747fSPaolo Bonzini     .name = "cadence_gem",
1772e8e49943SAlistair Francis     .version_id = 4,
1773e8e49943SAlistair Francis     .minimum_version_id = 4,
17741de81b42SRichard Henderson     .fields = (const VMStateField[]) {
1775448f19e2SPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG),
1776448f19e2SPeter Crosthwaite         VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32),
1777448f19e2SPeter Crosthwaite         VMSTATE_UINT8(phy_loop, CadenceGEMState),
17782bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState,
17792bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
17802bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState,
17812bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
1782448f19e2SPeter Crosthwaite         VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4),
178317cf2c76SPeter Crosthwaite         VMSTATE_END_OF_LIST(),
178449ab747fSPaolo Bonzini     }
178549ab747fSPaolo Bonzini };
178649ab747fSPaolo Bonzini 
178749ab747fSPaolo Bonzini static Property gem_properties[] = {
1788448f19e2SPeter Crosthwaite     DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
1789a5517666SAlistair Francis     DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
1790a5517666SAlistair Francis                        GEM_MODID_VALUE),
179164ac1363SBin Meng     DEFINE_PROP_UINT8("phy-addr", CadenceGEMState, phy_addr, BOARD_PHY_ADDRESS),
17922bf57f73SAlistair Francis     DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
17932bf57f73SAlistair Francis                       num_priority_queues, 1),
1794e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
1795e8e49943SAlistair Francis                       num_type1_screeners, 4),
1796e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState,
1797e8e49943SAlistair Francis                       num_type2_screeners, 4),
17987ca151c3SSai Pavan Boddu     DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState,
17997ca151c3SSai Pavan Boddu                        jumbo_max_len, 10240),
180008d45942SPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", CadenceGEMState, dma_mr,
180108d45942SPhilippe Mathieu-Daudé                      TYPE_MEMORY_REGION, MemoryRegion *),
180249ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
180349ab747fSPaolo Bonzini };
180449ab747fSPaolo Bonzini 
gem_class_init(ObjectClass * klass,void * data)180549ab747fSPaolo Bonzini static void gem_class_init(ObjectClass *klass, void *data)
180649ab747fSPaolo Bonzini {
180749ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
180849ab747fSPaolo Bonzini 
1809bcb39a65SAlistair Francis     dc->realize = gem_realize;
18104f67d30bSMarc-André Lureau     device_class_set_props(dc, gem_properties);
181149ab747fSPaolo Bonzini     dc->vmsd = &vmstate_cadence_gem;
181249ab747fSPaolo Bonzini     dc->reset = gem_reset;
181349ab747fSPaolo Bonzini }
181449ab747fSPaolo Bonzini 
181549ab747fSPaolo Bonzini static const TypeInfo gem_info = {
1816318643beSAndreas Färber     .name  = TYPE_CADENCE_GEM,
181749ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
1818448f19e2SPeter Crosthwaite     .instance_size  = sizeof(CadenceGEMState),
1819bcb39a65SAlistair Francis     .instance_init = gem_init,
1820318643beSAndreas Färber     .class_init = gem_class_init,
182149ab747fSPaolo Bonzini };
182249ab747fSPaolo Bonzini 
gem_register_types(void)182349ab747fSPaolo Bonzini static void gem_register_types(void)
182449ab747fSPaolo Bonzini {
182549ab747fSPaolo Bonzini     type_register_static(&gem_info);
182649ab747fSPaolo Bonzini }
182749ab747fSPaolo Bonzini 
182849ab747fSPaolo Bonzini type_init(gem_register_types)
1829