xref: /qemu/hw/net/cadence_gem.c (revision 726a2a95)
149ab747fSPaolo Bonzini /*
2116d5546SPeter Crosthwaite  * QEMU Cadence GEM emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Xilinx, Inc.
549ab747fSPaolo Bonzini  *
649ab747fSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
749ab747fSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
849ab747fSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
949ab747fSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1049ab747fSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
1149ab747fSPaolo Bonzini  * furnished to do so, subject to the following conditions:
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
1449ab747fSPaolo Bonzini  * all copies or substantial portions of the Software.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1749ab747fSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1849ab747fSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1949ab747fSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2049ab747fSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2149ab747fSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2249ab747fSPaolo Bonzini  * THE SOFTWARE.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2649ab747fSPaolo Bonzini #include <zlib.h> /* For crc32 */
2749ab747fSPaolo Bonzini 
28f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h"
292bf57f73SAlistair Francis #include "qapi/error.h"
30e8e49943SAlistair Francis #include "qemu/log.h"
3184aec8efSEdgar E. Iglesias #include "sysemu/dma.h"
3249ab747fSPaolo Bonzini #include "net/checksum.h"
3349ab747fSPaolo Bonzini 
3449ab747fSPaolo Bonzini #ifdef CADENCE_GEM_ERR_DEBUG
3549ab747fSPaolo Bonzini #define DB_PRINT(...) do { \
3649ab747fSPaolo Bonzini     fprintf(stderr,  ": %s: ", __func__); \
3749ab747fSPaolo Bonzini     fprintf(stderr, ## __VA_ARGS__); \
382562755eSEric Blake     } while (0)
3949ab747fSPaolo Bonzini #else
4049ab747fSPaolo Bonzini     #define DB_PRINT(...)
4149ab747fSPaolo Bonzini #endif
4249ab747fSPaolo Bonzini 
4349ab747fSPaolo Bonzini #define GEM_NWCTRL        (0x00000000/4) /* Network Control reg */
4449ab747fSPaolo Bonzini #define GEM_NWCFG         (0x00000004/4) /* Network Config reg */
4549ab747fSPaolo Bonzini #define GEM_NWSTATUS      (0x00000008/4) /* Network Status reg */
4649ab747fSPaolo Bonzini #define GEM_USERIO        (0x0000000C/4) /* User IO reg */
4749ab747fSPaolo Bonzini #define GEM_DMACFG        (0x00000010/4) /* DMA Control reg */
4849ab747fSPaolo Bonzini #define GEM_TXSTATUS      (0x00000014/4) /* TX Status reg */
4949ab747fSPaolo Bonzini #define GEM_RXQBASE       (0x00000018/4) /* RX Q Base address reg */
5049ab747fSPaolo Bonzini #define GEM_TXQBASE       (0x0000001C/4) /* TX Q Base address reg */
5149ab747fSPaolo Bonzini #define GEM_RXSTATUS      (0x00000020/4) /* RX Status reg */
5249ab747fSPaolo Bonzini #define GEM_ISR           (0x00000024/4) /* Interrupt Status reg */
5349ab747fSPaolo Bonzini #define GEM_IER           (0x00000028/4) /* Interrupt Enable reg */
5449ab747fSPaolo Bonzini #define GEM_IDR           (0x0000002C/4) /* Interrupt Disable reg */
5549ab747fSPaolo Bonzini #define GEM_IMR           (0x00000030/4) /* Interrupt Mask reg */
563048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC      (0x00000034/4) /* Phy Maintenance reg */
5749ab747fSPaolo Bonzini #define GEM_RXPAUSE       (0x00000038/4) /* RX Pause Time reg */
5849ab747fSPaolo Bonzini #define GEM_TXPAUSE       (0x0000003C/4) /* TX Pause Time reg */
5949ab747fSPaolo Bonzini #define GEM_TXPARTIALSF   (0x00000040/4) /* TX Partial Store and Forward */
6049ab747fSPaolo Bonzini #define GEM_RXPARTIALSF   (0x00000044/4) /* RX Partial Store and Forward */
6149ab747fSPaolo Bonzini #define GEM_HASHLO        (0x00000080/4) /* Hash Low address reg */
6249ab747fSPaolo Bonzini #define GEM_HASHHI        (0x00000084/4) /* Hash High address reg */
6349ab747fSPaolo Bonzini #define GEM_SPADDR1LO     (0x00000088/4) /* Specific addr 1 low reg */
6449ab747fSPaolo Bonzini #define GEM_SPADDR1HI     (0x0000008C/4) /* Specific addr 1 high reg */
6549ab747fSPaolo Bonzini #define GEM_SPADDR2LO     (0x00000090/4) /* Specific addr 2 low reg */
6649ab747fSPaolo Bonzini #define GEM_SPADDR2HI     (0x00000094/4) /* Specific addr 2 high reg */
6749ab747fSPaolo Bonzini #define GEM_SPADDR3LO     (0x00000098/4) /* Specific addr 3 low reg */
6849ab747fSPaolo Bonzini #define GEM_SPADDR3HI     (0x0000009C/4) /* Specific addr 3 high reg */
6949ab747fSPaolo Bonzini #define GEM_SPADDR4LO     (0x000000A0/4) /* Specific addr 4 low reg */
7049ab747fSPaolo Bonzini #define GEM_SPADDR4HI     (0x000000A4/4) /* Specific addr 4 high reg */
7149ab747fSPaolo Bonzini #define GEM_TIDMATCH1     (0x000000A8/4) /* Type ID1 Match reg */
7249ab747fSPaolo Bonzini #define GEM_TIDMATCH2     (0x000000AC/4) /* Type ID2 Match reg */
7349ab747fSPaolo Bonzini #define GEM_TIDMATCH3     (0x000000B0/4) /* Type ID3 Match reg */
7449ab747fSPaolo Bonzini #define GEM_TIDMATCH4     (0x000000B4/4) /* Type ID4 Match reg */
7549ab747fSPaolo Bonzini #define GEM_WOLAN         (0x000000B8/4) /* Wake on LAN reg */
7649ab747fSPaolo Bonzini #define GEM_IPGSTRETCH    (0x000000BC/4) /* IPG Stretch reg */
7749ab747fSPaolo Bonzini #define GEM_SVLAN         (0x000000C0/4) /* Stacked VLAN reg */
7849ab747fSPaolo Bonzini #define GEM_MODID         (0x000000FC/4) /* Module ID reg */
7949ab747fSPaolo Bonzini #define GEM_OCTTXLO       (0x00000100/4) /* Octects transmitted Low reg */
8049ab747fSPaolo Bonzini #define GEM_OCTTXHI       (0x00000104/4) /* Octects transmitted High reg */
8149ab747fSPaolo Bonzini #define GEM_TXCNT         (0x00000108/4) /* Error-free Frames transmitted */
8249ab747fSPaolo Bonzini #define GEM_TXBCNT        (0x0000010C/4) /* Error-free Broadcast Frames */
8349ab747fSPaolo Bonzini #define GEM_TXMCNT        (0x00000110/4) /* Error-free Multicast Frame */
8449ab747fSPaolo Bonzini #define GEM_TXPAUSECNT    (0x00000114/4) /* Pause Frames Transmitted */
8549ab747fSPaolo Bonzini #define GEM_TX64CNT       (0x00000118/4) /* Error-free 64 TX */
8649ab747fSPaolo Bonzini #define GEM_TX65CNT       (0x0000011C/4) /* Error-free 65-127 TX */
8749ab747fSPaolo Bonzini #define GEM_TX128CNT      (0x00000120/4) /* Error-free 128-255 TX */
8849ab747fSPaolo Bonzini #define GEM_TX256CNT      (0x00000124/4) /* Error-free 256-511 */
8949ab747fSPaolo Bonzini #define GEM_TX512CNT      (0x00000128/4) /* Error-free 512-1023 TX */
9049ab747fSPaolo Bonzini #define GEM_TX1024CNT     (0x0000012C/4) /* Error-free 1024-1518 TX */
9149ab747fSPaolo Bonzini #define GEM_TX1519CNT     (0x00000130/4) /* Error-free larger than 1519 TX */
9249ab747fSPaolo Bonzini #define GEM_TXURUNCNT     (0x00000134/4) /* TX under run error counter */
9349ab747fSPaolo Bonzini #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */
9449ab747fSPaolo Bonzini #define GEM_MULTCOLLCNT   (0x0000013C/4) /* Multiple Collision Frames */
9549ab747fSPaolo Bonzini #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */
9649ab747fSPaolo Bonzini #define GEM_LATECOLLCNT   (0x00000144/4) /* Late Collision Frames */
9749ab747fSPaolo Bonzini #define GEM_DEFERTXCNT    (0x00000148/4) /* Deferred Transmission Frames */
9849ab747fSPaolo Bonzini #define GEM_CSENSECNT     (0x0000014C/4) /* Carrier Sense Error Counter */
9949ab747fSPaolo Bonzini #define GEM_OCTRXLO       (0x00000150/4) /* Octects Received register Low */
10049ab747fSPaolo Bonzini #define GEM_OCTRXHI       (0x00000154/4) /* Octects Received register High */
10149ab747fSPaolo Bonzini #define GEM_RXCNT         (0x00000158/4) /* Error-free Frames Received */
10249ab747fSPaolo Bonzini #define GEM_RXBROADCNT    (0x0000015C/4) /* Error-free Broadcast Frames RX */
10349ab747fSPaolo Bonzini #define GEM_RXMULTICNT    (0x00000160/4) /* Error-free Multicast Frames RX */
10449ab747fSPaolo Bonzini #define GEM_RXPAUSECNT    (0x00000164/4) /* Pause Frames Received Counter */
10549ab747fSPaolo Bonzini #define GEM_RX64CNT       (0x00000168/4) /* Error-free 64 byte Frames RX */
10649ab747fSPaolo Bonzini #define GEM_RX65CNT       (0x0000016C/4) /* Error-free 65-127B Frames RX */
10749ab747fSPaolo Bonzini #define GEM_RX128CNT      (0x00000170/4) /* Error-free 128-255B Frames RX */
10849ab747fSPaolo Bonzini #define GEM_RX256CNT      (0x00000174/4) /* Error-free 256-512B Frames RX */
10949ab747fSPaolo Bonzini #define GEM_RX512CNT      (0x00000178/4) /* Error-free 512-1023B Frames RX */
11049ab747fSPaolo Bonzini #define GEM_RX1024CNT     (0x0000017C/4) /* Error-free 1024-1518B Frames RX */
11149ab747fSPaolo Bonzini #define GEM_RX1519CNT     (0x00000180/4) /* Error-free 1519-max Frames RX */
11249ab747fSPaolo Bonzini #define GEM_RXUNDERCNT    (0x00000184/4) /* Undersize Frames Received */
11349ab747fSPaolo Bonzini #define GEM_RXOVERCNT     (0x00000188/4) /* Oversize Frames Received */
11449ab747fSPaolo Bonzini #define GEM_RXJABCNT      (0x0000018C/4) /* Jabbers Received Counter */
11549ab747fSPaolo Bonzini #define GEM_RXFCSCNT      (0x00000190/4) /* Frame Check seq. Error Counter */
11649ab747fSPaolo Bonzini #define GEM_RXLENERRCNT   (0x00000194/4) /* Length Field Error Counter */
11749ab747fSPaolo Bonzini #define GEM_RXSYMERRCNT   (0x00000198/4) /* Symbol Error Counter */
11849ab747fSPaolo Bonzini #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */
11949ab747fSPaolo Bonzini #define GEM_RXRSCERRCNT   (0x000001A0/4) /* Receive Resource Error Counter */
12049ab747fSPaolo Bonzini #define GEM_RXORUNCNT     (0x000001A4/4) /* Receive Overrun Counter */
12149ab747fSPaolo Bonzini #define GEM_RXIPCSERRCNT  (0x000001A8/4) /* IP header Checksum Error Counter */
12249ab747fSPaolo Bonzini #define GEM_RXTCPCCNT     (0x000001AC/4) /* TCP Checksum Error Counter */
12349ab747fSPaolo Bonzini #define GEM_RXUDPCCNT     (0x000001B0/4) /* UDP Checksum Error Counter */
12449ab747fSPaolo Bonzini 
12549ab747fSPaolo Bonzini #define GEM_1588S         (0x000001D0/4) /* 1588 Timer Seconds */
12649ab747fSPaolo Bonzini #define GEM_1588NS        (0x000001D4/4) /* 1588 Timer Nanoseconds */
12749ab747fSPaolo Bonzini #define GEM_1588ADJ       (0x000001D8/4) /* 1588 Timer Adjust */
12849ab747fSPaolo Bonzini #define GEM_1588INC       (0x000001DC/4) /* 1588 Timer Increment */
12949ab747fSPaolo Bonzini #define GEM_PTPETXS       (0x000001E0/4) /* PTP Event Frame Transmitted (s) */
13049ab747fSPaolo Bonzini #define GEM_PTPETXNS      (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */
13149ab747fSPaolo Bonzini #define GEM_PTPERXS       (0x000001E8/4) /* PTP Event Frame Received (s) */
13249ab747fSPaolo Bonzini #define GEM_PTPERXNS      (0x000001EC/4) /* PTP Event Frame Received (ns) */
13349ab747fSPaolo Bonzini #define GEM_PTPPTXS       (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */
13449ab747fSPaolo Bonzini #define GEM_PTPPTXNS      (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */
13549ab747fSPaolo Bonzini #define GEM_PTPPRXS       (0x000001E8/4) /* PTP Peer Frame Received (s) */
13649ab747fSPaolo Bonzini #define GEM_PTPPRXNS      (0x000001EC/4) /* PTP Peer Frame Received (ns) */
13749ab747fSPaolo Bonzini 
13849ab747fSPaolo Bonzini /* Design Configuration Registers */
13949ab747fSPaolo Bonzini #define GEM_DESCONF       (0x00000280/4)
14049ab747fSPaolo Bonzini #define GEM_DESCONF2      (0x00000284/4)
14149ab747fSPaolo Bonzini #define GEM_DESCONF3      (0x00000288/4)
14249ab747fSPaolo Bonzini #define GEM_DESCONF4      (0x0000028C/4)
14349ab747fSPaolo Bonzini #define GEM_DESCONF5      (0x00000290/4)
14449ab747fSPaolo Bonzini #define GEM_DESCONF6      (0x00000294/4)
14549ab747fSPaolo Bonzini #define GEM_DESCONF7      (0x00000298/4)
14649ab747fSPaolo Bonzini 
14767101725SAlistair Francis #define GEM_INT_Q1_STATUS               (0x00000400 / 4)
14867101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
14967101725SAlistair Francis 
15067101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR             (0x00000440 / 4)
15179b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR             (GEM_TRANSMIT_Q1_PTR + 6)
15267101725SAlistair Francis 
15367101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR              (0x00000480 / 4)
15479b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR              (GEM_RECEIVE_Q1_PTR + 6)
15567101725SAlistair Francis 
156357aa013SEdgar E. Iglesias #define GEM_TBQPH                       (0x000004C8 / 4)
157357aa013SEdgar E. Iglesias #define GEM_RBQPH                       (0x000004D4 / 4)
158357aa013SEdgar E. Iglesias 
15967101725SAlistair Francis #define GEM_INT_Q1_ENABLE               (0x00000600 / 4)
16067101725SAlistair Francis #define GEM_INT_Q7_ENABLE               (GEM_INT_Q1_ENABLE + 6)
16167101725SAlistair Francis 
16267101725SAlistair Francis #define GEM_INT_Q1_DISABLE              (0x00000620 / 4)
16367101725SAlistair Francis #define GEM_INT_Q7_DISABLE              (GEM_INT_Q1_DISABLE + 6)
16467101725SAlistair Francis 
16567101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
16667101725SAlistair Francis #define GEM_INT_Q7_MASK                 (GEM_INT_Q1_MASK + 6)
16767101725SAlistair Francis 
168e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0  (0x00000500 / 4)
169e8e49943SAlistair Francis 
170e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE  (1 << 29)
171e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE            (1 << 28)
172e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT   (12)
173e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH   (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1)
174e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT       (4)
175e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH       (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1)
176e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT            (0)
177e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH            (3 - GEM_ST1R_QUEUE_SHIFT + 1)
178e8e49943SAlistair Francis 
179e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0  (0x00000540 / 4)
180e8e49943SAlistair Francis 
181e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE       (1 << 18)
182e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT        (13)
183e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH          (17 - GEM_ST2R_COMPARE_A_SHIFT + 1)
184e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE       (1 << 12)
185e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT  (9)
186e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH  (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \
187e8e49943SAlistair Francis                                             + 1)
188e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT            (0)
189e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH            (3 - GEM_ST2R_QUEUE_SHIFT + 1)
190e8e49943SAlistair Francis 
191e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0     (0x000006e0 / 4)
192e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0              (0x00000700 / 4)
193e8e49943SAlistair Francis 
194e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT  (7)
195e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH  (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1)
196e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT    (0)
197e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH    (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1)
198e8e49943SAlistair Francis 
19949ab747fSPaolo Bonzini /*****************************************/
20049ab747fSPaolo Bonzini #define GEM_NWCTRL_TXSTART     0x00000200 /* Transmit Enable */
20149ab747fSPaolo Bonzini #define GEM_NWCTRL_TXENA       0x00000008 /* Transmit Enable */
20249ab747fSPaolo Bonzini #define GEM_NWCTRL_RXENA       0x00000004 /* Receive Enable */
20349ab747fSPaolo Bonzini #define GEM_NWCTRL_LOCALLOOP   0x00000002 /* Local Loopback */
20449ab747fSPaolo Bonzini 
20549ab747fSPaolo Bonzini #define GEM_NWCFG_STRIP_FCS    0x00020000 /* Strip FCS field */
2063048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC    0x00010000 /* Discard RX frames with len err */
20749ab747fSPaolo Bonzini #define GEM_NWCFG_BUFF_OFST_M  0x0000C000 /* Receive buffer offset mask */
20849ab747fSPaolo Bonzini #define GEM_NWCFG_BUFF_OFST_S  14         /* Receive buffer offset shift */
20949ab747fSPaolo Bonzini #define GEM_NWCFG_UCAST_HASH   0x00000080 /* accept unicast if hash match */
21049ab747fSPaolo Bonzini #define GEM_NWCFG_MCAST_HASH   0x00000040 /* accept multicast if hash match */
21149ab747fSPaolo Bonzini #define GEM_NWCFG_BCAST_REJ    0x00000020 /* Reject broadcast packets */
21249ab747fSPaolo Bonzini #define GEM_NWCFG_PROMISC      0x00000010 /* Accept all packets */
21349ab747fSPaolo Bonzini 
214e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B    (1U << 30)
215e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT   (1U << 29)
216e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT   (1U << 28)
2172801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M    0x00FF0000 /* DMA RX Buffer Size mask */
21849ab747fSPaolo Bonzini #define GEM_DMACFG_RBUFSZ_S    16         /* DMA RX Buffer Size shift */
21949ab747fSPaolo Bonzini #define GEM_DMACFG_RBUFSZ_MUL  64         /* DMA RX Buffer Size multiplier */
22049ab747fSPaolo Bonzini #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */
22149ab747fSPaolo Bonzini 
22249ab747fSPaolo Bonzini #define GEM_TXSTATUS_TXCMPL    0x00000020 /* Transmit Complete */
22349ab747fSPaolo Bonzini #define GEM_TXSTATUS_USED      0x00000001 /* sw owned descriptor encountered */
22449ab747fSPaolo Bonzini 
22549ab747fSPaolo Bonzini #define GEM_RXSTATUS_FRMRCVD   0x00000002 /* Frame received */
22649ab747fSPaolo Bonzini #define GEM_RXSTATUS_NOBUF     0x00000001 /* Buffer unavailable */
22749ab747fSPaolo Bonzini 
22849ab747fSPaolo Bonzini /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */
22949ab747fSPaolo Bonzini #define GEM_INT_TXCMPL        0x00000080 /* Transmit Complete */
23049ab747fSPaolo Bonzini #define GEM_INT_TXUSED         0x00000008
23149ab747fSPaolo Bonzini #define GEM_INT_RXUSED         0x00000004
23249ab747fSPaolo Bonzini #define GEM_INT_RXCMPL        0x00000002
23349ab747fSPaolo Bonzini 
23449ab747fSPaolo Bonzini #define GEM_PHYMNTNC_OP_R      0x20000000 /* read operation */
23549ab747fSPaolo Bonzini #define GEM_PHYMNTNC_OP_W      0x10000000 /* write operation */
23649ab747fSPaolo Bonzini #define GEM_PHYMNTNC_ADDR      0x0F800000 /* Address bits */
23749ab747fSPaolo Bonzini #define GEM_PHYMNTNC_ADDR_SHFT 23
23849ab747fSPaolo Bonzini #define GEM_PHYMNTNC_REG       0x007C0000 /* register bits */
23949ab747fSPaolo Bonzini #define GEM_PHYMNTNC_REG_SHIFT 18
24049ab747fSPaolo Bonzini 
24149ab747fSPaolo Bonzini /* Marvell PHY definitions */
24249ab747fSPaolo Bonzini #define BOARD_PHY_ADDRESS    23 /* PHY address we will emulate a device at */
24349ab747fSPaolo Bonzini 
24449ab747fSPaolo Bonzini #define PHY_REG_CONTROL      0
24549ab747fSPaolo Bonzini #define PHY_REG_STATUS       1
24649ab747fSPaolo Bonzini #define PHY_REG_PHYID1       2
24749ab747fSPaolo Bonzini #define PHY_REG_PHYID2       3
24849ab747fSPaolo Bonzini #define PHY_REG_ANEGADV      4
24949ab747fSPaolo Bonzini #define PHY_REG_LINKPABIL    5
25049ab747fSPaolo Bonzini #define PHY_REG_ANEGEXP      6
25149ab747fSPaolo Bonzini #define PHY_REG_NEXTP        7
25249ab747fSPaolo Bonzini #define PHY_REG_LINKPNEXTP   8
25349ab747fSPaolo Bonzini #define PHY_REG_100BTCTRL    9
25449ab747fSPaolo Bonzini #define PHY_REG_1000BTSTAT   10
25549ab747fSPaolo Bonzini #define PHY_REG_EXTSTAT      15
25649ab747fSPaolo Bonzini #define PHY_REG_PHYSPCFC_CTL 16
25749ab747fSPaolo Bonzini #define PHY_REG_PHYSPCFC_ST  17
25849ab747fSPaolo Bonzini #define PHY_REG_INT_EN       18
25949ab747fSPaolo Bonzini #define PHY_REG_INT_ST       19
26049ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_CTL  20
26149ab747fSPaolo Bonzini #define PHY_REG_RXERR        21
26249ab747fSPaolo Bonzini #define PHY_REG_EACD         22
26349ab747fSPaolo Bonzini #define PHY_REG_LED          24
26449ab747fSPaolo Bonzini #define PHY_REG_LED_OVRD     25
26549ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_CTL2 26
26649ab747fSPaolo Bonzini #define PHY_REG_EXT_PHYSPCFC_ST   27
26749ab747fSPaolo Bonzini #define PHY_REG_CABLE_DIAG   28
26849ab747fSPaolo Bonzini 
26949ab747fSPaolo Bonzini #define PHY_REG_CONTROL_RST  0x8000
27049ab747fSPaolo Bonzini #define PHY_REG_CONTROL_LOOP 0x4000
27149ab747fSPaolo Bonzini #define PHY_REG_CONTROL_ANEG 0x1000
27249ab747fSPaolo Bonzini 
27349ab747fSPaolo Bonzini #define PHY_REG_STATUS_LINK     0x0004
27449ab747fSPaolo Bonzini #define PHY_REG_STATUS_ANEGCMPL 0x0020
27549ab747fSPaolo Bonzini 
27649ab747fSPaolo Bonzini #define PHY_REG_INT_ST_ANEGCMPL 0x0800
27749ab747fSPaolo Bonzini #define PHY_REG_INT_ST_LINKC    0x0400
27849ab747fSPaolo Bonzini #define PHY_REG_INT_ST_ENERGY   0x0010
27949ab747fSPaolo Bonzini 
28049ab747fSPaolo Bonzini /***********************************************************************/
28163af1e0cSPeter Crosthwaite #define GEM_RX_REJECT                   (-1)
28263af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT       (-2)
28363af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT         (-3)
28463af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT    (-4)
28563af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT      (-5)
28663af1e0cSPeter Crosthwaite 
28763af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT               0
28849ab747fSPaolo Bonzini 
28949ab747fSPaolo Bonzini /***********************************************************************/
29049ab747fSPaolo Bonzini 
29149ab747fSPaolo Bonzini #define DESC_1_USED 0x80000000
29249ab747fSPaolo Bonzini #define DESC_1_LENGTH 0x00001FFF
29349ab747fSPaolo Bonzini 
29449ab747fSPaolo Bonzini #define DESC_1_TX_WRAP 0x40000000
29549ab747fSPaolo Bonzini #define DESC_1_TX_LAST 0x00008000
29649ab747fSPaolo Bonzini 
29749ab747fSPaolo Bonzini #define DESC_0_RX_WRAP 0x00000002
29849ab747fSPaolo Bonzini #define DESC_0_RX_OWNERSHIP 0x00000001
29949ab747fSPaolo Bonzini 
30063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT           25
30163af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH          2
302a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH           (1 << 27)
30363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH        (1 << 29)
30463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH      (1 << 30)
30563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST           (1 << 31)
30663af1e0cSPeter Crosthwaite 
30749ab747fSPaolo Bonzini #define DESC_1_RX_SOF 0x00004000
30849ab747fSPaolo Bonzini #define DESC_1_RX_EOF 0x00008000
30949ab747fSPaolo Bonzini 
310a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118
311a5517666SAlistair Francis 
312e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
31349ab747fSPaolo Bonzini {
314e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0];
315e48fdd9dSEdgar E. Iglesias 
316e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
317e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
318e48fdd9dSEdgar E. Iglesias     }
319e48fdd9dSEdgar E. Iglesias     return ret;
32049ab747fSPaolo Bonzini }
32149ab747fSPaolo Bonzini 
322f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc)
32349ab747fSPaolo Bonzini {
32449ab747fSPaolo Bonzini     return (desc[1] & DESC_1_USED) ? 1 : 0;
32549ab747fSPaolo Bonzini }
32649ab747fSPaolo Bonzini 
327f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc)
32849ab747fSPaolo Bonzini {
32949ab747fSPaolo Bonzini     desc[1] |= DESC_1_USED;
33049ab747fSPaolo Bonzini }
33149ab747fSPaolo Bonzini 
332f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc)
33349ab747fSPaolo Bonzini {
33449ab747fSPaolo Bonzini     return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0;
33549ab747fSPaolo Bonzini }
33649ab747fSPaolo Bonzini 
337f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc)
33849ab747fSPaolo Bonzini {
33949ab747fSPaolo Bonzini     return (desc[1] & DESC_1_TX_LAST) ? 1 : 0;
34049ab747fSPaolo Bonzini }
34149ab747fSPaolo Bonzini 
342f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc)
343cbdab58dSAlistair Francis {
344cbdab58dSAlistair Francis     desc[1] |= DESC_1_TX_LAST;
345cbdab58dSAlistair Francis }
346cbdab58dSAlistair Francis 
347f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc)
34849ab747fSPaolo Bonzini {
34949ab747fSPaolo Bonzini     return desc[1] & DESC_1_LENGTH;
35049ab747fSPaolo Bonzini }
35149ab747fSPaolo Bonzini 
352f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue)
35349ab747fSPaolo Bonzini {
35467101725SAlistair Francis     DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue);
35549ab747fSPaolo Bonzini     DB_PRINT("bufaddr: 0x%08x\n", *desc);
35649ab747fSPaolo Bonzini     DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc));
35749ab747fSPaolo Bonzini     DB_PRINT("wrap:    %d\n", tx_desc_get_wrap(desc));
35849ab747fSPaolo Bonzini     DB_PRINT("last:    %d\n", tx_desc_get_last(desc));
35949ab747fSPaolo Bonzini     DB_PRINT("length:  %d\n", tx_desc_get_length(desc));
36049ab747fSPaolo Bonzini }
36149ab747fSPaolo Bonzini 
362e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
36349ab747fSPaolo Bonzini {
364e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0] & ~0x3UL;
365e48fdd9dSEdgar E. Iglesias 
366e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
367e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
368e48fdd9dSEdgar E. Iglesias     }
369e48fdd9dSEdgar E. Iglesias     return ret;
370e48fdd9dSEdgar E. Iglesias }
371e48fdd9dSEdgar E. Iglesias 
372e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx)
373e48fdd9dSEdgar E. Iglesias {
374e48fdd9dSEdgar E. Iglesias     int ret = 2;
375e48fdd9dSEdgar E. Iglesias 
376e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
377e48fdd9dSEdgar E. Iglesias         ret += 2;
378e48fdd9dSEdgar E. Iglesias     }
379e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT
380e48fdd9dSEdgar E. Iglesias                                        : GEM_DMACFG_TX_BD_EXT)) {
381e48fdd9dSEdgar E. Iglesias         ret += 2;
382e48fdd9dSEdgar E. Iglesias     }
383e48fdd9dSEdgar E. Iglesias 
384e48fdd9dSEdgar E. Iglesias     assert(ret <= DESC_MAX_NUM_WORDS);
385e48fdd9dSEdgar E. Iglesias     return ret;
38649ab747fSPaolo Bonzini }
38749ab747fSPaolo Bonzini 
388f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc)
38949ab747fSPaolo Bonzini {
39049ab747fSPaolo Bonzini     return desc[0] & DESC_0_RX_WRAP ? 1 : 0;
39149ab747fSPaolo Bonzini }
39249ab747fSPaolo Bonzini 
393f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc)
39449ab747fSPaolo Bonzini {
39549ab747fSPaolo Bonzini     return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0;
39649ab747fSPaolo Bonzini }
39749ab747fSPaolo Bonzini 
398f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc)
39949ab747fSPaolo Bonzini {
40049ab747fSPaolo Bonzini     desc[0] |= DESC_0_RX_OWNERSHIP;
40149ab747fSPaolo Bonzini }
40249ab747fSPaolo Bonzini 
403f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc)
40449ab747fSPaolo Bonzini {
40549ab747fSPaolo Bonzini     desc[1] |= DESC_1_RX_SOF;
40649ab747fSPaolo Bonzini }
40749ab747fSPaolo Bonzini 
408f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc)
40949ab747fSPaolo Bonzini {
41049ab747fSPaolo Bonzini     desc[1] |= DESC_1_RX_EOF;
41149ab747fSPaolo Bonzini }
41249ab747fSPaolo Bonzini 
413f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len)
41449ab747fSPaolo Bonzini {
41549ab747fSPaolo Bonzini     desc[1] &= ~DESC_1_LENGTH;
41649ab747fSPaolo Bonzini     desc[1] |= len;
41749ab747fSPaolo Bonzini }
41849ab747fSPaolo Bonzini 
419f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc)
42063af1e0cSPeter Crosthwaite {
42163af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_BROADCAST;
42263af1e0cSPeter Crosthwaite }
42363af1e0cSPeter Crosthwaite 
424f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc)
42563af1e0cSPeter Crosthwaite {
42663af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_UNICAST_HASH;
42763af1e0cSPeter Crosthwaite }
42863af1e0cSPeter Crosthwaite 
429f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc)
43063af1e0cSPeter Crosthwaite {
43163af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_MULTICAST_HASH;
43263af1e0cSPeter Crosthwaite }
43363af1e0cSPeter Crosthwaite 
434f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx)
43563af1e0cSPeter Crosthwaite {
43663af1e0cSPeter Crosthwaite     desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH,
43763af1e0cSPeter Crosthwaite                         sar_idx);
438a03f7429SPeter Crosthwaite     desc[1] |= R_DESC_1_RX_SAR_MATCH;
43963af1e0cSPeter Crosthwaite }
44063af1e0cSPeter Crosthwaite 
44149ab747fSPaolo Bonzini /* The broadcast MAC address: 0xFFFFFFFFFFFF */
4426a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
44349ab747fSPaolo Bonzini 
44449ab747fSPaolo Bonzini /*
44549ab747fSPaolo Bonzini  * gem_init_register_masks:
44649ab747fSPaolo Bonzini  * One time initialization.
44749ab747fSPaolo Bonzini  * Set masks to identify which register bits have magical clear properties
44849ab747fSPaolo Bonzini  */
449448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s)
45049ab747fSPaolo Bonzini {
45149ab747fSPaolo Bonzini     /* Mask of register bits which are read only */
45249ab747fSPaolo Bonzini     memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
45349ab747fSPaolo Bonzini     s->regs_ro[GEM_NWCTRL]   = 0xFFF80000;
45449ab747fSPaolo Bonzini     s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF;
455e48fdd9dSEdgar E. Iglesias     s->regs_ro[GEM_DMACFG]   = 0x8E00F000;
45649ab747fSPaolo Bonzini     s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08;
45749ab747fSPaolo Bonzini     s->regs_ro[GEM_RXQBASE]  = 0x00000003;
45849ab747fSPaolo Bonzini     s->regs_ro[GEM_TXQBASE]  = 0x00000003;
45949ab747fSPaolo Bonzini     s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0;
46049ab747fSPaolo Bonzini     s->regs_ro[GEM_ISR]      = 0xFFFFFFFF;
46149ab747fSPaolo Bonzini     s->regs_ro[GEM_IMR]      = 0xFFFFFFFF;
46249ab747fSPaolo Bonzini     s->regs_ro[GEM_MODID]    = 0xFFFFFFFF;
46349ab747fSPaolo Bonzini 
46449ab747fSPaolo Bonzini     /* Mask of register bits which are clear on read */
46549ab747fSPaolo Bonzini     memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
46649ab747fSPaolo Bonzini     s->regs_rtc[GEM_ISR]      = 0xFFFFFFFF;
46749ab747fSPaolo Bonzini 
46849ab747fSPaolo Bonzini     /* Mask of register bits which are write 1 to clear */
46949ab747fSPaolo Bonzini     memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
47049ab747fSPaolo Bonzini     s->regs_w1c[GEM_TXSTATUS] = 0x000001F7;
47149ab747fSPaolo Bonzini     s->regs_w1c[GEM_RXSTATUS] = 0x0000000F;
47249ab747fSPaolo Bonzini 
47349ab747fSPaolo Bonzini     /* Mask of register bits which are write only */
47449ab747fSPaolo Bonzini     memset(&s->regs_wo[0], 0, sizeof(s->regs_wo));
47549ab747fSPaolo Bonzini     s->regs_wo[GEM_NWCTRL]   = 0x00073E60;
47649ab747fSPaolo Bonzini     s->regs_wo[GEM_IER]      = 0x07FFFFFF;
47749ab747fSPaolo Bonzini     s->regs_wo[GEM_IDR]      = 0x07FFFFFF;
47849ab747fSPaolo Bonzini }
47949ab747fSPaolo Bonzini 
48049ab747fSPaolo Bonzini /*
48149ab747fSPaolo Bonzini  * phy_update_link:
48249ab747fSPaolo Bonzini  * Make the emulated PHY link state match the QEMU "interface" state.
48349ab747fSPaolo Bonzini  */
484448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s)
48549ab747fSPaolo Bonzini {
48649ab747fSPaolo Bonzini     DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down);
48749ab747fSPaolo Bonzini 
48849ab747fSPaolo Bonzini     /* Autonegotiation status mirrors link status.  */
48949ab747fSPaolo Bonzini     if (qemu_get_queue(s->nic)->link_down) {
49049ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL |
49149ab747fSPaolo Bonzini                                          PHY_REG_STATUS_LINK);
49249ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC;
49349ab747fSPaolo Bonzini     } else {
49449ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL |
49549ab747fSPaolo Bonzini                                          PHY_REG_STATUS_LINK);
49649ab747fSPaolo Bonzini         s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC |
49749ab747fSPaolo Bonzini                                         PHY_REG_INT_ST_ANEGCMPL |
49849ab747fSPaolo Bonzini                                         PHY_REG_INT_ST_ENERGY);
49949ab747fSPaolo Bonzini     }
50049ab747fSPaolo Bonzini }
50149ab747fSPaolo Bonzini 
50249ab747fSPaolo Bonzini static int gem_can_receive(NetClientState *nc)
50349ab747fSPaolo Bonzini {
504448f19e2SPeter Crosthwaite     CadenceGEMState *s;
50567101725SAlistair Francis     int i;
50649ab747fSPaolo Bonzini 
50749ab747fSPaolo Bonzini     s = qemu_get_nic_opaque(nc);
50849ab747fSPaolo Bonzini 
50949ab747fSPaolo Bonzini     /* Do nothing if receive is not enabled. */
51049ab747fSPaolo Bonzini     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) {
5113ae5725fSPeter Crosthwaite         if (s->can_rx_state != 1) {
5123ae5725fSPeter Crosthwaite             s->can_rx_state = 1;
5133ae5725fSPeter Crosthwaite             DB_PRINT("can't receive - no enable\n");
5143ae5725fSPeter Crosthwaite         }
51549ab747fSPaolo Bonzini         return 0;
51649ab747fSPaolo Bonzini     }
51749ab747fSPaolo Bonzini 
51867101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; i++) {
519dacc0566SAlistair Francis         if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
520dacc0566SAlistair Francis             break;
521dacc0566SAlistair Francis         }
522dacc0566SAlistair Francis     };
523dacc0566SAlistair Francis 
524dacc0566SAlistair Francis     if (i == s->num_priority_queues) {
5258202aa53SPeter Crosthwaite         if (s->can_rx_state != 2) {
5268202aa53SPeter Crosthwaite             s->can_rx_state = 2;
527dacc0566SAlistair Francis             DB_PRINT("can't receive - all the buffer descriptors are busy\n");
5288202aa53SPeter Crosthwaite         }
5298202aa53SPeter Crosthwaite         return 0;
5308202aa53SPeter Crosthwaite     }
5318202aa53SPeter Crosthwaite 
5323ae5725fSPeter Crosthwaite     if (s->can_rx_state != 0) {
5333ae5725fSPeter Crosthwaite         s->can_rx_state = 0;
53467101725SAlistair Francis         DB_PRINT("can receive\n");
5353ae5725fSPeter Crosthwaite     }
53649ab747fSPaolo Bonzini     return 1;
53749ab747fSPaolo Bonzini }
53849ab747fSPaolo Bonzini 
53949ab747fSPaolo Bonzini /*
54049ab747fSPaolo Bonzini  * gem_update_int_status:
54149ab747fSPaolo Bonzini  * Raise or lower interrupt based on current status.
54249ab747fSPaolo Bonzini  */
543448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s)
54449ab747fSPaolo Bonzini {
54567101725SAlistair Francis     int i;
54667101725SAlistair Francis 
547596b6f51SAlistair Francis     if (!s->regs[GEM_ISR]) {
548596b6f51SAlistair Francis         /* ISR isn't set, clear all the interrupts */
549596b6f51SAlistair Francis         for (i = 0; i < s->num_priority_queues; ++i) {
550596b6f51SAlistair Francis             qemu_set_irq(s->irq[i], 0);
551596b6f51SAlistair Francis         }
552596b6f51SAlistair Francis         return;
553596b6f51SAlistair Francis     }
554596b6f51SAlistair Francis 
555596b6f51SAlistair Francis     /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to
556596b6f51SAlistair Francis      * check it again.
557596b6f51SAlistair Francis      */
558596b6f51SAlistair Francis     if (s->num_priority_queues == 1) {
55967101725SAlistair Francis         /* No priority queues, just trigger the interrupt */
5608ea1d056SFam Zheng         DB_PRINT("asserting int.\n");
5612bf57f73SAlistair Francis         qemu_set_irq(s->irq[0], 1);
56267101725SAlistair Francis         return;
56367101725SAlistair Francis     }
56467101725SAlistair Francis 
56567101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
56667101725SAlistair Francis         if (s->regs[GEM_INT_Q1_STATUS + i]) {
56767101725SAlistair Francis             DB_PRINT("asserting int. (q=%d)\n", i);
56867101725SAlistair Francis             qemu_set_irq(s->irq[i], 1);
56967101725SAlistair Francis         }
57049ab747fSPaolo Bonzini     }
57149ab747fSPaolo Bonzini }
57249ab747fSPaolo Bonzini 
57349ab747fSPaolo Bonzini /*
57449ab747fSPaolo Bonzini  * gem_receive_updatestats:
57549ab747fSPaolo Bonzini  * Increment receive statistics.
57649ab747fSPaolo Bonzini  */
577448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet,
57849ab747fSPaolo Bonzini                                     unsigned bytes)
57949ab747fSPaolo Bonzini {
58049ab747fSPaolo Bonzini     uint64_t octets;
58149ab747fSPaolo Bonzini 
58249ab747fSPaolo Bonzini     /* Total octets (bytes) received */
58349ab747fSPaolo Bonzini     octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) |
58449ab747fSPaolo Bonzini              s->regs[GEM_OCTRXHI];
58549ab747fSPaolo Bonzini     octets += bytes;
58649ab747fSPaolo Bonzini     s->regs[GEM_OCTRXLO] = octets >> 32;
58749ab747fSPaolo Bonzini     s->regs[GEM_OCTRXHI] = octets;
58849ab747fSPaolo Bonzini 
58949ab747fSPaolo Bonzini     /* Error-free Frames received */
59049ab747fSPaolo Bonzini     s->regs[GEM_RXCNT]++;
59149ab747fSPaolo Bonzini 
59249ab747fSPaolo Bonzini     /* Error-free Broadcast Frames counter */
59349ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
59449ab747fSPaolo Bonzini         s->regs[GEM_RXBROADCNT]++;
59549ab747fSPaolo Bonzini     }
59649ab747fSPaolo Bonzini 
59749ab747fSPaolo Bonzini     /* Error-free Multicast Frames counter */
59849ab747fSPaolo Bonzini     if (packet[0] == 0x01) {
59949ab747fSPaolo Bonzini         s->regs[GEM_RXMULTICNT]++;
60049ab747fSPaolo Bonzini     }
60149ab747fSPaolo Bonzini 
60249ab747fSPaolo Bonzini     if (bytes <= 64) {
60349ab747fSPaolo Bonzini         s->regs[GEM_RX64CNT]++;
60449ab747fSPaolo Bonzini     } else if (bytes <= 127) {
60549ab747fSPaolo Bonzini         s->regs[GEM_RX65CNT]++;
60649ab747fSPaolo Bonzini     } else if (bytes <= 255) {
60749ab747fSPaolo Bonzini         s->regs[GEM_RX128CNT]++;
60849ab747fSPaolo Bonzini     } else if (bytes <= 511) {
60949ab747fSPaolo Bonzini         s->regs[GEM_RX256CNT]++;
61049ab747fSPaolo Bonzini     } else if (bytes <= 1023) {
61149ab747fSPaolo Bonzini         s->regs[GEM_RX512CNT]++;
61249ab747fSPaolo Bonzini     } else if (bytes <= 1518) {
61349ab747fSPaolo Bonzini         s->regs[GEM_RX1024CNT]++;
61449ab747fSPaolo Bonzini     } else {
61549ab747fSPaolo Bonzini         s->regs[GEM_RX1519CNT]++;
61649ab747fSPaolo Bonzini     }
61749ab747fSPaolo Bonzini }
61849ab747fSPaolo Bonzini 
61949ab747fSPaolo Bonzini /*
62049ab747fSPaolo Bonzini  * Get the MAC Address bit from the specified position
62149ab747fSPaolo Bonzini  */
62249ab747fSPaolo Bonzini static unsigned get_bit(const uint8_t *mac, unsigned bit)
62349ab747fSPaolo Bonzini {
62449ab747fSPaolo Bonzini     unsigned byte;
62549ab747fSPaolo Bonzini 
62649ab747fSPaolo Bonzini     byte = mac[bit / 8];
62749ab747fSPaolo Bonzini     byte >>= (bit & 0x7);
62849ab747fSPaolo Bonzini     byte &= 1;
62949ab747fSPaolo Bonzini 
63049ab747fSPaolo Bonzini     return byte;
63149ab747fSPaolo Bonzini }
63249ab747fSPaolo Bonzini 
63349ab747fSPaolo Bonzini /*
63449ab747fSPaolo Bonzini  * Calculate a GEM MAC Address hash index
63549ab747fSPaolo Bonzini  */
63649ab747fSPaolo Bonzini static unsigned calc_mac_hash(const uint8_t *mac)
63749ab747fSPaolo Bonzini {
63849ab747fSPaolo Bonzini     int index_bit, mac_bit;
63949ab747fSPaolo Bonzini     unsigned hash_index;
64049ab747fSPaolo Bonzini 
64149ab747fSPaolo Bonzini     hash_index = 0;
64249ab747fSPaolo Bonzini     mac_bit = 5;
64349ab747fSPaolo Bonzini     for (index_bit = 5; index_bit >= 0; index_bit--) {
64449ab747fSPaolo Bonzini         hash_index |= (get_bit(mac,  mac_bit) ^
64549ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 6) ^
64649ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 12) ^
64749ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 18) ^
64849ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 24) ^
64949ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 30) ^
65049ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 36) ^
65149ab747fSPaolo Bonzini                                get_bit(mac, mac_bit + 42)) << index_bit;
65249ab747fSPaolo Bonzini         mac_bit--;
65349ab747fSPaolo Bonzini     }
65449ab747fSPaolo Bonzini 
65549ab747fSPaolo Bonzini     return hash_index;
65649ab747fSPaolo Bonzini }
65749ab747fSPaolo Bonzini 
65849ab747fSPaolo Bonzini /*
65949ab747fSPaolo Bonzini  * gem_mac_address_filter:
66049ab747fSPaolo Bonzini  * Accept or reject this destination address?
66149ab747fSPaolo Bonzini  * Returns:
66249ab747fSPaolo Bonzini  * GEM_RX_REJECT: reject
66363af1e0cSPeter Crosthwaite  * >= 0: Specific address accept (which matched SAR is returned)
66463af1e0cSPeter Crosthwaite  * others for various other modes of accept:
66563af1e0cSPeter Crosthwaite  * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT,
66663af1e0cSPeter Crosthwaite  * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT
66749ab747fSPaolo Bonzini  */
668448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet)
66949ab747fSPaolo Bonzini {
67049ab747fSPaolo Bonzini     uint8_t *gem_spaddr;
67149ab747fSPaolo Bonzini     int i;
67249ab747fSPaolo Bonzini 
67349ab747fSPaolo Bonzini     /* Promiscuous mode? */
67449ab747fSPaolo Bonzini     if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) {
67563af1e0cSPeter Crosthwaite         return GEM_RX_PROMISCUOUS_ACCEPT;
67649ab747fSPaolo Bonzini     }
67749ab747fSPaolo Bonzini 
67849ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
67949ab747fSPaolo Bonzini         /* Reject broadcast packets? */
68049ab747fSPaolo Bonzini         if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) {
68149ab747fSPaolo Bonzini             return GEM_RX_REJECT;
68249ab747fSPaolo Bonzini         }
68363af1e0cSPeter Crosthwaite         return GEM_RX_BROADCAST_ACCEPT;
68449ab747fSPaolo Bonzini     }
68549ab747fSPaolo Bonzini 
68649ab747fSPaolo Bonzini     /* Accept packets -w- hash match? */
68749ab747fSPaolo Bonzini     if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) ||
68849ab747fSPaolo Bonzini         (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) {
68949ab747fSPaolo Bonzini         unsigned hash_index;
69049ab747fSPaolo Bonzini 
69149ab747fSPaolo Bonzini         hash_index = calc_mac_hash(packet);
69249ab747fSPaolo Bonzini         if (hash_index < 32) {
69349ab747fSPaolo Bonzini             if (s->regs[GEM_HASHLO] & (1<<hash_index)) {
69463af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
69563af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
69649ab747fSPaolo Bonzini             }
69749ab747fSPaolo Bonzini         } else {
69849ab747fSPaolo Bonzini             hash_index -= 32;
69949ab747fSPaolo Bonzini             if (s->regs[GEM_HASHHI] & (1<<hash_index)) {
70063af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
70163af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
70249ab747fSPaolo Bonzini             }
70349ab747fSPaolo Bonzini         }
70449ab747fSPaolo Bonzini     }
70549ab747fSPaolo Bonzini 
70649ab747fSPaolo Bonzini     /* Check all 4 specific addresses */
70749ab747fSPaolo Bonzini     gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]);
70863af1e0cSPeter Crosthwaite     for (i = 3; i >= 0; i--) {
70964eb9301SPeter Crosthwaite         if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) {
71063af1e0cSPeter Crosthwaite             return GEM_RX_SAR_ACCEPT + i;
71149ab747fSPaolo Bonzini         }
71249ab747fSPaolo Bonzini     }
71349ab747fSPaolo Bonzini 
71449ab747fSPaolo Bonzini     /* No address match; reject the packet */
71549ab747fSPaolo Bonzini     return GEM_RX_REJECT;
71649ab747fSPaolo Bonzini }
71749ab747fSPaolo Bonzini 
718e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */
719e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr,
720e8e49943SAlistair Francis                                  unsigned rxbufsize)
721e8e49943SAlistair Francis {
722e8e49943SAlistair Francis     uint32_t reg;
723e8e49943SAlistair Francis     bool matched, mismatched;
724e8e49943SAlistair Francis     int i, j;
725e8e49943SAlistair Francis 
726e8e49943SAlistair Francis     for (i = 0; i < s->num_type1_screeners; i++) {
727e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i];
728e8e49943SAlistair Francis         matched = false;
729e8e49943SAlistair Francis         mismatched = false;
730e8e49943SAlistair Francis 
731e8e49943SAlistair Francis         /* Screening is based on UDP Port */
732e8e49943SAlistair Francis         if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) {
733e8e49943SAlistair Francis             uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23];
734e8e49943SAlistair Francis             if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT,
735e8e49943SAlistair Francis                                            GEM_ST1R_UDP_PORT_MATCH_WIDTH)) {
736e8e49943SAlistair Francis                 matched = true;
737e8e49943SAlistair Francis             } else {
738e8e49943SAlistair Francis                 mismatched = true;
739e8e49943SAlistair Francis             }
740e8e49943SAlistair Francis         }
741e8e49943SAlistair Francis 
742e8e49943SAlistair Francis         /* Screening is based on DS/TC */
743e8e49943SAlistair Francis         if (reg & GEM_ST1R_DSTC_ENABLE) {
744e8e49943SAlistair Francis             uint8_t dscp = rxbuf_ptr[14 + 1];
745e8e49943SAlistair Francis             if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT,
746e8e49943SAlistair Francis                                        GEM_ST1R_DSTC_MATCH_WIDTH)) {
747e8e49943SAlistair Francis                 matched = true;
748e8e49943SAlistair Francis             } else {
749e8e49943SAlistair Francis                 mismatched = true;
750e8e49943SAlistair Francis             }
751e8e49943SAlistair Francis         }
752e8e49943SAlistair Francis 
753e8e49943SAlistair Francis         if (matched && !mismatched) {
754e8e49943SAlistair Francis             return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH);
755e8e49943SAlistair Francis         }
756e8e49943SAlistair Francis     }
757e8e49943SAlistair Francis 
758e8e49943SAlistair Francis     for (i = 0; i < s->num_type2_screeners; i++) {
759e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i];
760e8e49943SAlistair Francis         matched = false;
761e8e49943SAlistair Francis         mismatched = false;
762e8e49943SAlistair Francis 
763e8e49943SAlistair Francis         if (reg & GEM_ST2R_ETHERTYPE_ENABLE) {
764e8e49943SAlistair Francis             uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13];
765e8e49943SAlistair Francis             int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT,
766e8e49943SAlistair Francis                                         GEM_ST2R_ETHERTYPE_INDEX_WIDTH);
767e8e49943SAlistair Francis 
768e8e49943SAlistair Francis             if (et_idx > s->num_type2_screeners) {
769e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype "
770e8e49943SAlistair Francis                               "register index: %d\n", et_idx);
771e8e49943SAlistair Francis             }
772e8e49943SAlistair Francis             if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 +
773e8e49943SAlistair Francis                                 et_idx]) {
774e8e49943SAlistair Francis                 matched = true;
775e8e49943SAlistair Francis             } else {
776e8e49943SAlistair Francis                 mismatched = true;
777e8e49943SAlistair Francis             }
778e8e49943SAlistair Francis         }
779e8e49943SAlistair Francis 
780e8e49943SAlistair Francis         /* Compare A, B, C */
781e8e49943SAlistair Francis         for (j = 0; j < 3; j++) {
782e8e49943SAlistair Francis             uint32_t cr0, cr1, mask;
783e8e49943SAlistair Francis             uint16_t rx_cmp;
784e8e49943SAlistair Francis             int offset;
785e8e49943SAlistair Francis             int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6,
786e8e49943SAlistair Francis                                         GEM_ST2R_COMPARE_WIDTH);
787e8e49943SAlistair Francis 
788e8e49943SAlistair Francis             if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) {
789e8e49943SAlistair Francis                 continue;
790e8e49943SAlistair Francis             }
791e8e49943SAlistair Francis             if (cr_idx > s->num_type2_screeners) {
792e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare "
793e8e49943SAlistair Francis                               "register index: %d\n", cr_idx);
794e8e49943SAlistair Francis             }
795e8e49943SAlistair Francis 
796e8e49943SAlistair Francis             cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2];
797e8e49943SAlistair Francis             cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1];
798e8e49943SAlistair Francis             offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT,
799e8e49943SAlistair Francis                                     GEM_T2CW1_OFFSET_VALUE_WIDTH);
800e8e49943SAlistair Francis 
801e8e49943SAlistair Francis             switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT,
802e8e49943SAlistair Francis                                    GEM_T2CW1_COMPARE_OFFSET_WIDTH)) {
803e8e49943SAlistair Francis             case 3: /* Skip UDP header */
804e8e49943SAlistair Francis                 qemu_log_mask(LOG_UNIMP, "TCP compare offsets"
805e8e49943SAlistair Francis                               "unimplemented - assuming UDP\n");
806e8e49943SAlistair Francis                 offset += 8;
807e8e49943SAlistair Francis                 /* Fallthrough */
808e8e49943SAlistair Francis             case 2: /* skip the IP header */
809e8e49943SAlistair Francis                 offset += 20;
810e8e49943SAlistair Francis                 /* Fallthrough */
811e8e49943SAlistair Francis             case 1: /* Count from after the ethertype */
812e8e49943SAlistair Francis                 offset += 14;
813e8e49943SAlistair Francis                 break;
814e8e49943SAlistair Francis             case 0:
815e8e49943SAlistair Francis                 /* Offset from start of frame */
816e8e49943SAlistair Francis                 break;
817e8e49943SAlistair Francis             }
818e8e49943SAlistair Francis 
819e8e49943SAlistair Francis             rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset];
820e8e49943SAlistair Francis             mask = extract32(cr0, 0, 16);
821e8e49943SAlistair Francis 
822e8e49943SAlistair Francis             if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) {
823e8e49943SAlistair Francis                 matched = true;
824e8e49943SAlistair Francis             } else {
825e8e49943SAlistair Francis                 mismatched = true;
826e8e49943SAlistair Francis             }
827e8e49943SAlistair Francis         }
828e8e49943SAlistair Francis 
829e8e49943SAlistair Francis         if (matched && !mismatched) {
830e8e49943SAlistair Francis             return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH);
831e8e49943SAlistair Francis         }
832e8e49943SAlistair Francis     }
833e8e49943SAlistair Francis 
834e8e49943SAlistair Francis     /* We made it here, assume it's queue 0 */
835e8e49943SAlistair Francis     return 0;
836e8e49943SAlistair Francis }
837e8e49943SAlistair Francis 
838357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q)
839357aa013SEdgar E. Iglesias {
840357aa013SEdgar E. Iglesias     hwaddr desc_addr = 0;
841357aa013SEdgar E. Iglesias 
842357aa013SEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
843357aa013SEdgar E. Iglesias         desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH];
844357aa013SEdgar E. Iglesias     }
845357aa013SEdgar E. Iglesias     desc_addr <<= 32;
846357aa013SEdgar E. Iglesias     desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q];
847357aa013SEdgar E. Iglesias     return desc_addr;
848357aa013SEdgar E. Iglesias }
849357aa013SEdgar E. Iglesias 
850357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q)
851357aa013SEdgar E. Iglesias {
852357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, true, q);
853357aa013SEdgar E. Iglesias }
854357aa013SEdgar E. Iglesias 
855357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q)
856357aa013SEdgar E. Iglesias {
857357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, false, q);
858357aa013SEdgar E. Iglesias }
859357aa013SEdgar E. Iglesias 
86067101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q)
86106c2fe95SPeter Crosthwaite {
862357aa013SEdgar E. Iglesias     hwaddr desc_addr = gem_get_rx_desc_addr(s, q);
863357aa013SEdgar E. Iglesias 
864357aa013SEdgar E. Iglesias     DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr);
865357aa013SEdgar E. Iglesias 
86606c2fe95SPeter Crosthwaite     /* read current descriptor */
867357aa013SEdgar E. Iglesias     address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
868e48fdd9dSEdgar E. Iglesias                        (uint8_t *)s->rx_desc[q],
869e48fdd9dSEdgar E. Iglesias                        sizeof(uint32_t) * gem_get_desc_len(s, true));
87006c2fe95SPeter Crosthwaite 
87106c2fe95SPeter Crosthwaite     /* Descriptor owned by software ? */
87267101725SAlistair Francis     if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
873357aa013SEdgar E. Iglesias         DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr);
87406c2fe95SPeter Crosthwaite         s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF;
87506c2fe95SPeter Crosthwaite         s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]);
87606c2fe95SPeter Crosthwaite         /* Handle interrupt consequences */
87706c2fe95SPeter Crosthwaite         gem_update_int_status(s);
87806c2fe95SPeter Crosthwaite     }
87906c2fe95SPeter Crosthwaite }
88006c2fe95SPeter Crosthwaite 
88149ab747fSPaolo Bonzini /*
88249ab747fSPaolo Bonzini  * gem_receive:
88349ab747fSPaolo Bonzini  * Fit a packet handed to us by QEMU into the receive descriptor ring.
88449ab747fSPaolo Bonzini  */
88549ab747fSPaolo Bonzini static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
88649ab747fSPaolo Bonzini {
887448f19e2SPeter Crosthwaite     CadenceGEMState *s;
88849ab747fSPaolo Bonzini     unsigned   rxbufsize, bytes_to_copy;
88949ab747fSPaolo Bonzini     unsigned   rxbuf_offset;
89049ab747fSPaolo Bonzini     uint8_t    rxbuf[2048];
89149ab747fSPaolo Bonzini     uint8_t   *rxbuf_ptr;
8923b2c97f9SEdgar E. Iglesias     bool first_desc = true;
89363af1e0cSPeter Crosthwaite     int maf;
8942bf57f73SAlistair Francis     int q = 0;
89549ab747fSPaolo Bonzini 
89649ab747fSPaolo Bonzini     s = qemu_get_nic_opaque(nc);
89749ab747fSPaolo Bonzini 
89849ab747fSPaolo Bonzini     /* Is this destination MAC address "for us" ? */
89963af1e0cSPeter Crosthwaite     maf = gem_mac_address_filter(s, buf);
90063af1e0cSPeter Crosthwaite     if (maf == GEM_RX_REJECT) {
90149ab747fSPaolo Bonzini         return -1;
90249ab747fSPaolo Bonzini     }
90349ab747fSPaolo Bonzini 
90449ab747fSPaolo Bonzini     /* Discard packets with receive length error enabled ? */
90549ab747fSPaolo Bonzini     if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) {
90649ab747fSPaolo Bonzini         unsigned type_len;
90749ab747fSPaolo Bonzini 
90849ab747fSPaolo Bonzini         /* Fish the ethertype / length field out of the RX packet */
90949ab747fSPaolo Bonzini         type_len = buf[12] << 8 | buf[13];
91049ab747fSPaolo Bonzini         /* It is a length field, not an ethertype */
91149ab747fSPaolo Bonzini         if (type_len < 0x600) {
91249ab747fSPaolo Bonzini             if (size < type_len) {
91349ab747fSPaolo Bonzini                 /* discard */
91449ab747fSPaolo Bonzini                 return -1;
91549ab747fSPaolo Bonzini             }
91649ab747fSPaolo Bonzini         }
91749ab747fSPaolo Bonzini     }
91849ab747fSPaolo Bonzini 
91949ab747fSPaolo Bonzini     /*
92049ab747fSPaolo Bonzini      * Determine configured receive buffer offset (probably 0)
92149ab747fSPaolo Bonzini      */
92249ab747fSPaolo Bonzini     rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >>
92349ab747fSPaolo Bonzini                    GEM_NWCFG_BUFF_OFST_S;
92449ab747fSPaolo Bonzini 
92549ab747fSPaolo Bonzini     /* The configure size of each receive buffer.  Determines how many
92649ab747fSPaolo Bonzini      * buffers needed to hold this packet.
92749ab747fSPaolo Bonzini      */
92849ab747fSPaolo Bonzini     rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >>
92949ab747fSPaolo Bonzini                  GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL;
93049ab747fSPaolo Bonzini     bytes_to_copy = size;
93149ab747fSPaolo Bonzini 
932f265ae8cSAlistair Francis     /* Hardware allows a zero value here but warns against it. To avoid QEMU
933f265ae8cSAlistair Francis      * indefinite loops we enforce a minimum value here
934f265ae8cSAlistair Francis      */
935f265ae8cSAlistair Francis     if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) {
936f265ae8cSAlistair Francis         rxbufsize = GEM_DMACFG_RBUFSZ_MUL;
937f265ae8cSAlistair Francis     }
938f265ae8cSAlistair Francis 
939191946c5SPeter Crosthwaite     /* Pad to minimum length. Assume FCS field is stripped, logic
940191946c5SPeter Crosthwaite      * below will increment it to the real minimum of 64 when
941191946c5SPeter Crosthwaite      * not FCS stripping
942191946c5SPeter Crosthwaite      */
943191946c5SPeter Crosthwaite     if (size < 60) {
944191946c5SPeter Crosthwaite         size = 60;
945191946c5SPeter Crosthwaite     }
946191946c5SPeter Crosthwaite 
94749ab747fSPaolo Bonzini     /* Strip of FCS field ? (usually yes) */
94849ab747fSPaolo Bonzini     if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) {
94949ab747fSPaolo Bonzini         rxbuf_ptr = (void *)buf;
95049ab747fSPaolo Bonzini     } else {
95149ab747fSPaolo Bonzini         unsigned crc_val;
95249ab747fSPaolo Bonzini 
953244381ecSPrasad J Pandit         if (size > sizeof(rxbuf) - sizeof(crc_val)) {
954244381ecSPrasad J Pandit             size = sizeof(rxbuf) - sizeof(crc_val);
955244381ecSPrasad J Pandit         }
956244381ecSPrasad J Pandit         bytes_to_copy = size;
95749ab747fSPaolo Bonzini         /* The application wants the FCS field, which QEMU does not provide.
9583048ed6aSPeter Crosthwaite          * We must try and calculate one.
95949ab747fSPaolo Bonzini          */
96049ab747fSPaolo Bonzini 
96149ab747fSPaolo Bonzini         memcpy(rxbuf, buf, size);
96249ab747fSPaolo Bonzini         memset(rxbuf + size, 0, sizeof(rxbuf) - size);
96349ab747fSPaolo Bonzini         rxbuf_ptr = rxbuf;
96449ab747fSPaolo Bonzini         crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60)));
965c94239feSPeter Maydell         memcpy(rxbuf + size, &crc_val, sizeof(crc_val));
96649ab747fSPaolo Bonzini 
96749ab747fSPaolo Bonzini         bytes_to_copy += 4;
96849ab747fSPaolo Bonzini         size += 4;
96949ab747fSPaolo Bonzini     }
97049ab747fSPaolo Bonzini 
97149ab747fSPaolo Bonzini     DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size);
97249ab747fSPaolo Bonzini 
973b12227afSStefan Weil     /* Find which queue we are targeting */
974e8e49943SAlistair Francis     q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize);
975e8e49943SAlistair Francis 
9767cfd65e4SPeter Crosthwaite     while (bytes_to_copy) {
977357aa013SEdgar E. Iglesias         hwaddr desc_addr;
978357aa013SEdgar E. Iglesias 
97906c2fe95SPeter Crosthwaite         /* Do nothing if receive is not enabled. */
98006c2fe95SPeter Crosthwaite         if (!gem_can_receive(nc)) {
98106c2fe95SPeter Crosthwaite             assert(!first_desc);
98249ab747fSPaolo Bonzini             return -1;
98349ab747fSPaolo Bonzini         }
98449ab747fSPaolo Bonzini 
98549ab747fSPaolo Bonzini         DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize),
9862bf57f73SAlistair Francis                 rx_desc_get_buffer(s->rx_desc[q]));
98749ab747fSPaolo Bonzini 
98849ab747fSPaolo Bonzini         /* Copy packet data to emulated DMA buffer */
98984aec8efSEdgar E. Iglesias         address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) +
9902bf57f73SAlistair Francis                                                                   rxbuf_offset,
99184aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED, rxbuf_ptr,
992e48fdd9dSEdgar E. Iglesias                             MIN(bytes_to_copy, rxbufsize));
99349ab747fSPaolo Bonzini         rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
99430570698SPeter Crosthwaite         bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
9953b2c97f9SEdgar E. Iglesias 
9963b2c97f9SEdgar E. Iglesias         /* Update the descriptor.  */
9973b2c97f9SEdgar E. Iglesias         if (first_desc) {
9982bf57f73SAlistair Francis             rx_desc_set_sof(s->rx_desc[q]);
9993b2c97f9SEdgar E. Iglesias             first_desc = false;
10003b2c97f9SEdgar E. Iglesias         }
10013b2c97f9SEdgar E. Iglesias         if (bytes_to_copy == 0) {
10022bf57f73SAlistair Francis             rx_desc_set_eof(s->rx_desc[q]);
10032bf57f73SAlistair Francis             rx_desc_set_length(s->rx_desc[q], size);
10043b2c97f9SEdgar E. Iglesias         }
10052bf57f73SAlistair Francis         rx_desc_set_ownership(s->rx_desc[q]);
100663af1e0cSPeter Crosthwaite 
100763af1e0cSPeter Crosthwaite         switch (maf) {
100863af1e0cSPeter Crosthwaite         case GEM_RX_PROMISCUOUS_ACCEPT:
100963af1e0cSPeter Crosthwaite             break;
101063af1e0cSPeter Crosthwaite         case GEM_RX_BROADCAST_ACCEPT:
10112bf57f73SAlistair Francis             rx_desc_set_broadcast(s->rx_desc[q]);
101263af1e0cSPeter Crosthwaite             break;
101363af1e0cSPeter Crosthwaite         case GEM_RX_UNICAST_HASH_ACCEPT:
10142bf57f73SAlistair Francis             rx_desc_set_unicast_hash(s->rx_desc[q]);
101563af1e0cSPeter Crosthwaite             break;
101663af1e0cSPeter Crosthwaite         case GEM_RX_MULTICAST_HASH_ACCEPT:
10172bf57f73SAlistair Francis             rx_desc_set_multicast_hash(s->rx_desc[q]);
101863af1e0cSPeter Crosthwaite             break;
101963af1e0cSPeter Crosthwaite         case GEM_RX_REJECT:
102063af1e0cSPeter Crosthwaite             abort();
102163af1e0cSPeter Crosthwaite         default: /* SAR */
10222bf57f73SAlistair Francis             rx_desc_set_sar(s->rx_desc[q], maf);
102363af1e0cSPeter Crosthwaite         }
102463af1e0cSPeter Crosthwaite 
10253b2c97f9SEdgar E. Iglesias         /* Descriptor write-back.  */
1026357aa013SEdgar E. Iglesias         desc_addr = gem_get_rx_desc_addr(s, q);
1027357aa013SEdgar E. Iglesias         address_space_write(&s->dma_as, desc_addr,
102884aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED,
10292bf57f73SAlistair Francis                             (uint8_t *)s->rx_desc[q],
1030e48fdd9dSEdgar E. Iglesias                             sizeof(uint32_t) * gem_get_desc_len(s, true));
10313b2c97f9SEdgar E. Iglesias 
103249ab747fSPaolo Bonzini         /* Next descriptor */
10332bf57f73SAlistair Francis         if (rx_desc_get_wrap(s->rx_desc[q])) {
103449ab747fSPaolo Bonzini             DB_PRINT("wrapping RX descriptor list\n");
10352bf57f73SAlistair Francis             s->rx_desc_addr[q] = s->regs[GEM_RXQBASE];
103649ab747fSPaolo Bonzini         } else {
103749ab747fSPaolo Bonzini             DB_PRINT("incrementing RX descriptor list\n");
1038e48fdd9dSEdgar E. Iglesias             s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true);
103949ab747fSPaolo Bonzini         }
104067101725SAlistair Francis 
104167101725SAlistair Francis         gem_get_rx_desc(s, q);
10427cfd65e4SPeter Crosthwaite     }
104349ab747fSPaolo Bonzini 
104449ab747fSPaolo Bonzini     /* Count it */
104549ab747fSPaolo Bonzini     gem_receive_updatestats(s, buf, size);
104649ab747fSPaolo Bonzini 
104749ab747fSPaolo Bonzini     s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD;
104849ab747fSPaolo Bonzini     s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]);
104949ab747fSPaolo Bonzini 
105049ab747fSPaolo Bonzini     /* Handle interrupt consequences */
105149ab747fSPaolo Bonzini     gem_update_int_status(s);
105249ab747fSPaolo Bonzini 
105349ab747fSPaolo Bonzini     return size;
105449ab747fSPaolo Bonzini }
105549ab747fSPaolo Bonzini 
105649ab747fSPaolo Bonzini /*
105749ab747fSPaolo Bonzini  * gem_transmit_updatestats:
105849ab747fSPaolo Bonzini  * Increment transmit statistics.
105949ab747fSPaolo Bonzini  */
1060448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet,
106149ab747fSPaolo Bonzini                                      unsigned bytes)
106249ab747fSPaolo Bonzini {
106349ab747fSPaolo Bonzini     uint64_t octets;
106449ab747fSPaolo Bonzini 
106549ab747fSPaolo Bonzini     /* Total octets (bytes) transmitted */
106649ab747fSPaolo Bonzini     octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) |
106749ab747fSPaolo Bonzini              s->regs[GEM_OCTTXHI];
106849ab747fSPaolo Bonzini     octets += bytes;
106949ab747fSPaolo Bonzini     s->regs[GEM_OCTTXLO] = octets >> 32;
107049ab747fSPaolo Bonzini     s->regs[GEM_OCTTXHI] = octets;
107149ab747fSPaolo Bonzini 
107249ab747fSPaolo Bonzini     /* Error-free Frames transmitted */
107349ab747fSPaolo Bonzini     s->regs[GEM_TXCNT]++;
107449ab747fSPaolo Bonzini 
107549ab747fSPaolo Bonzini     /* Error-free Broadcast Frames counter */
107649ab747fSPaolo Bonzini     if (!memcmp(packet, broadcast_addr, 6)) {
107749ab747fSPaolo Bonzini         s->regs[GEM_TXBCNT]++;
107849ab747fSPaolo Bonzini     }
107949ab747fSPaolo Bonzini 
108049ab747fSPaolo Bonzini     /* Error-free Multicast Frames counter */
108149ab747fSPaolo Bonzini     if (packet[0] == 0x01) {
108249ab747fSPaolo Bonzini         s->regs[GEM_TXMCNT]++;
108349ab747fSPaolo Bonzini     }
108449ab747fSPaolo Bonzini 
108549ab747fSPaolo Bonzini     if (bytes <= 64) {
108649ab747fSPaolo Bonzini         s->regs[GEM_TX64CNT]++;
108749ab747fSPaolo Bonzini     } else if (bytes <= 127) {
108849ab747fSPaolo Bonzini         s->regs[GEM_TX65CNT]++;
108949ab747fSPaolo Bonzini     } else if (bytes <= 255) {
109049ab747fSPaolo Bonzini         s->regs[GEM_TX128CNT]++;
109149ab747fSPaolo Bonzini     } else if (bytes <= 511) {
109249ab747fSPaolo Bonzini         s->regs[GEM_TX256CNT]++;
109349ab747fSPaolo Bonzini     } else if (bytes <= 1023) {
109449ab747fSPaolo Bonzini         s->regs[GEM_TX512CNT]++;
109549ab747fSPaolo Bonzini     } else if (bytes <= 1518) {
109649ab747fSPaolo Bonzini         s->regs[GEM_TX1024CNT]++;
109749ab747fSPaolo Bonzini     } else {
109849ab747fSPaolo Bonzini         s->regs[GEM_TX1519CNT]++;
109949ab747fSPaolo Bonzini     }
110049ab747fSPaolo Bonzini }
110149ab747fSPaolo Bonzini 
110249ab747fSPaolo Bonzini /*
110349ab747fSPaolo Bonzini  * gem_transmit:
110449ab747fSPaolo Bonzini  * Fish packets out of the descriptor ring and feed them to QEMU
110549ab747fSPaolo Bonzini  */
1106448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s)
110749ab747fSPaolo Bonzini {
11088568313fSEdgar E. Iglesias     uint32_t desc[DESC_MAX_NUM_WORDS];
110949ab747fSPaolo Bonzini     hwaddr packet_desc_addr;
111049ab747fSPaolo Bonzini     uint8_t     tx_packet[2048];
111149ab747fSPaolo Bonzini     uint8_t     *p;
111249ab747fSPaolo Bonzini     unsigned    total_bytes;
11132bf57f73SAlistair Francis     int q = 0;
111449ab747fSPaolo Bonzini 
111549ab747fSPaolo Bonzini     /* Do nothing if transmit is not enabled. */
111649ab747fSPaolo Bonzini     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
111749ab747fSPaolo Bonzini         return;
111849ab747fSPaolo Bonzini     }
111949ab747fSPaolo Bonzini 
112049ab747fSPaolo Bonzini     DB_PRINT("\n");
112149ab747fSPaolo Bonzini 
11223048ed6aSPeter Crosthwaite     /* The packet we will hand off to QEMU.
112349ab747fSPaolo Bonzini      * Packets scattered across multiple descriptors are gathered to this
112449ab747fSPaolo Bonzini      * one contiguous buffer first.
112549ab747fSPaolo Bonzini      */
112649ab747fSPaolo Bonzini     p = tx_packet;
112749ab747fSPaolo Bonzini     total_bytes = 0;
112849ab747fSPaolo Bonzini 
112967101725SAlistair Francis     for (q = s->num_priority_queues - 1; q >= 0; q--) {
113049ab747fSPaolo Bonzini         /* read current descriptor */
1131357aa013SEdgar E. Iglesias         packet_desc_addr = gem_get_tx_desc_addr(s, q);
1132fa15286aSPeter Crosthwaite 
1133fa15286aSPeter Crosthwaite         DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
113484aec8efSEdgar E. Iglesias         address_space_read(&s->dma_as, packet_desc_addr,
113584aec8efSEdgar E. Iglesias                            MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1136e48fdd9dSEdgar E. Iglesias                            sizeof(uint32_t) * gem_get_desc_len(s, false));
113749ab747fSPaolo Bonzini         /* Handle all descriptors owned by hardware */
113849ab747fSPaolo Bonzini         while (tx_desc_get_used(desc) == 0) {
113949ab747fSPaolo Bonzini 
114049ab747fSPaolo Bonzini             /* Do nothing if transmit is not enabled. */
114149ab747fSPaolo Bonzini             if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
114249ab747fSPaolo Bonzini                 return;
114349ab747fSPaolo Bonzini             }
114467101725SAlistair Francis             print_gem_tx_desc(desc, q);
114549ab747fSPaolo Bonzini 
114649ab747fSPaolo Bonzini             /* The real hardware would eat this (and possibly crash).
114749ab747fSPaolo Bonzini              * For QEMU let's lend a helping hand.
114849ab747fSPaolo Bonzini              */
1149e48fdd9dSEdgar E. Iglesias             if ((tx_desc_get_buffer(s, desc) == 0) ||
115049ab747fSPaolo Bonzini                 (tx_desc_get_length(desc) == 0)) {
115149ab747fSPaolo Bonzini                 DB_PRINT("Invalid TX descriptor @ 0x%x\n",
115249ab747fSPaolo Bonzini                          (unsigned)packet_desc_addr);
115349ab747fSPaolo Bonzini                 break;
115449ab747fSPaolo Bonzini             }
115549ab747fSPaolo Bonzini 
115677524d11SAlistair Francis             if (tx_desc_get_length(desc) > sizeof(tx_packet) -
115777524d11SAlistair Francis                                                (p - tx_packet)) {
115877524d11SAlistair Francis                 DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space " \
115977524d11SAlistair Francis                          "0x%x\n", (unsigned)packet_desc_addr,
1160d7f05365SMichael S. Tsirkin                          (unsigned)tx_desc_get_length(desc),
1161d7f05365SMichael S. Tsirkin                          sizeof(tx_packet) - (p - tx_packet));
1162d7f05365SMichael S. Tsirkin                 break;
1163d7f05365SMichael S. Tsirkin             }
1164d7f05365SMichael S. Tsirkin 
116577524d11SAlistair Francis             /* Gather this fragment of the packet from "dma memory" to our
116677524d11SAlistair Francis              * contig buffer.
116749ab747fSPaolo Bonzini              */
116884aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc),
116984aec8efSEdgar E. Iglesias                                MEMTXATTRS_UNSPECIFIED,
117084aec8efSEdgar E. Iglesias                                p, tx_desc_get_length(desc));
117149ab747fSPaolo Bonzini             p += tx_desc_get_length(desc);
117249ab747fSPaolo Bonzini             total_bytes += tx_desc_get_length(desc);
117349ab747fSPaolo Bonzini 
117449ab747fSPaolo Bonzini             /* Last descriptor for this packet; hand the whole thing off */
117549ab747fSPaolo Bonzini             if (tx_desc_get_last(desc)) {
11768568313fSEdgar E. Iglesias                 uint32_t desc_first[DESC_MAX_NUM_WORDS];
1177357aa013SEdgar E. Iglesias                 hwaddr desc_addr = gem_get_tx_desc_addr(s, q);
11786ab57a6bSPeter Crosthwaite 
117949ab747fSPaolo Bonzini                 /* Modify the 1st descriptor of this packet to be owned by
118049ab747fSPaolo Bonzini                  * the processor.
118149ab747fSPaolo Bonzini                  */
1182357aa013SEdgar E. Iglesias                 address_space_read(&s->dma_as, desc_addr,
118384aec8efSEdgar E. Iglesias                                    MEMTXATTRS_UNSPECIFIED,
118477524d11SAlistair Francis                                    (uint8_t *)desc_first,
11856ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11866ab57a6bSPeter Crosthwaite                 tx_desc_set_used(desc_first);
1187357aa013SEdgar E. Iglesias                 address_space_write(&s->dma_as, desc_addr,
118884aec8efSEdgar E. Iglesias                                   MEMTXATTRS_UNSPECIFIED,
118977524d11SAlistair Francis                                   (uint8_t *)desc_first,
11906ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11913048ed6aSPeter Crosthwaite                 /* Advance the hardware current descriptor past this packet */
119249ab747fSPaolo Bonzini                 if (tx_desc_get_wrap(desc)) {
11932bf57f73SAlistair Francis                     s->tx_desc_addr[q] = s->regs[GEM_TXQBASE];
119449ab747fSPaolo Bonzini                 } else {
1195e48fdd9dSEdgar E. Iglesias                     s->tx_desc_addr[q] = packet_desc_addr +
1196e48fdd9dSEdgar E. Iglesias                                          4 * gem_get_desc_len(s, false);
119749ab747fSPaolo Bonzini                 }
11982bf57f73SAlistair Francis                 DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]);
119949ab747fSPaolo Bonzini 
120049ab747fSPaolo Bonzini                 s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL;
120149ab747fSPaolo Bonzini                 s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]);
120249ab747fSPaolo Bonzini 
120367101725SAlistair Francis                 /* Update queue interrupt status */
120467101725SAlistair Francis                 if (s->num_priority_queues > 1) {
120567101725SAlistair Francis                     s->regs[GEM_INT_Q1_STATUS + q] |=
120667101725SAlistair Francis                             GEM_INT_TXCMPL & ~(s->regs[GEM_INT_Q1_MASK + q]);
120767101725SAlistair Francis                 }
120867101725SAlistair Francis 
120949ab747fSPaolo Bonzini                 /* Handle interrupt consequences */
121049ab747fSPaolo Bonzini                 gem_update_int_status(s);
121149ab747fSPaolo Bonzini 
121249ab747fSPaolo Bonzini                 /* Is checksum offload enabled? */
121349ab747fSPaolo Bonzini                 if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) {
121449ab747fSPaolo Bonzini                     net_checksum_calculate(tx_packet, total_bytes);
121549ab747fSPaolo Bonzini                 }
121649ab747fSPaolo Bonzini 
121749ab747fSPaolo Bonzini                 /* Update MAC statistics */
121849ab747fSPaolo Bonzini                 gem_transmit_updatestats(s, tx_packet, total_bytes);
121949ab747fSPaolo Bonzini 
122049ab747fSPaolo Bonzini                 /* Send the packet somewhere */
122177524d11SAlistair Francis                 if (s->phy_loop || (s->regs[GEM_NWCTRL] &
122277524d11SAlistair Francis                                     GEM_NWCTRL_LOCALLOOP)) {
122377524d11SAlistair Francis                     gem_receive(qemu_get_queue(s->nic), tx_packet,
122477524d11SAlistair Francis                                 total_bytes);
122549ab747fSPaolo Bonzini                 } else {
122649ab747fSPaolo Bonzini                     qemu_send_packet(qemu_get_queue(s->nic), tx_packet,
122749ab747fSPaolo Bonzini                                      total_bytes);
122849ab747fSPaolo Bonzini                 }
122949ab747fSPaolo Bonzini 
123049ab747fSPaolo Bonzini                 /* Prepare for next packet */
123149ab747fSPaolo Bonzini                 p = tx_packet;
123249ab747fSPaolo Bonzini                 total_bytes = 0;
123349ab747fSPaolo Bonzini             }
123449ab747fSPaolo Bonzini 
123549ab747fSPaolo Bonzini             /* read next descriptor */
123649ab747fSPaolo Bonzini             if (tx_desc_get_wrap(desc)) {
1237cbdab58dSAlistair Francis                 tx_desc_set_last(desc);
123849ab747fSPaolo Bonzini                 packet_desc_addr = s->regs[GEM_TXQBASE];
123949ab747fSPaolo Bonzini             } else {
1240e48fdd9dSEdgar E. Iglesias                 packet_desc_addr += 4 * gem_get_desc_len(s, false);
124149ab747fSPaolo Bonzini             }
1242fa15286aSPeter Crosthwaite             DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
124384aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, packet_desc_addr,
124484aec8efSEdgar E. Iglesias                               MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1245e48fdd9dSEdgar E. Iglesias                               sizeof(uint32_t) * gem_get_desc_len(s, false));
124649ab747fSPaolo Bonzini         }
124749ab747fSPaolo Bonzini 
124849ab747fSPaolo Bonzini         if (tx_desc_get_used(desc)) {
124949ab747fSPaolo Bonzini             s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED;
125049ab747fSPaolo Bonzini             s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]);
125149ab747fSPaolo Bonzini             gem_update_int_status(s);
125249ab747fSPaolo Bonzini         }
125349ab747fSPaolo Bonzini     }
125467101725SAlistair Francis }
125549ab747fSPaolo Bonzini 
1256448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s)
125749ab747fSPaolo Bonzini {
125849ab747fSPaolo Bonzini     memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
125949ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_CONTROL] = 0x1140;
126049ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_STATUS] = 0x7969;
126149ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYID1] = 0x0141;
126249ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYID2] = 0x0CC2;
126349ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_ANEGADV] = 0x01E1;
126449ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1;
126549ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_ANEGEXP] = 0x000F;
126649ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_NEXTP] = 0x2001;
126749ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6;
126849ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_100BTCTRL] = 0x0300;
126949ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
127049ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
127149ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
12727777b7a0SAlistair Francis     s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
127349ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
127449ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_LED] = 0x4100;
127549ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
127649ab747fSPaolo Bonzini     s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B;
127749ab747fSPaolo Bonzini 
127849ab747fSPaolo Bonzini     phy_update_link(s);
127949ab747fSPaolo Bonzini }
128049ab747fSPaolo Bonzini 
128149ab747fSPaolo Bonzini static void gem_reset(DeviceState *d)
128249ab747fSPaolo Bonzini {
128364eb9301SPeter Crosthwaite     int i;
1284448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(d);
1285afb4c51fSSebastian Huber     const uint8_t *a;
1286*726a2a95SEdgar E. Iglesias     uint32_t queues_mask = 0;
128749ab747fSPaolo Bonzini 
128849ab747fSPaolo Bonzini     DB_PRINT("\n");
128949ab747fSPaolo Bonzini 
129049ab747fSPaolo Bonzini     /* Set post reset register values */
129149ab747fSPaolo Bonzini     memset(&s->regs[0], 0, sizeof(s->regs));
129249ab747fSPaolo Bonzini     s->regs[GEM_NWCFG] = 0x00080000;
129349ab747fSPaolo Bonzini     s->regs[GEM_NWSTATUS] = 0x00000006;
129449ab747fSPaolo Bonzini     s->regs[GEM_DMACFG] = 0x00020784;
129549ab747fSPaolo Bonzini     s->regs[GEM_IMR] = 0x07ffffff;
129649ab747fSPaolo Bonzini     s->regs[GEM_TXPAUSE] = 0x0000ffff;
129749ab747fSPaolo Bonzini     s->regs[GEM_TXPARTIALSF] = 0x000003ff;
129849ab747fSPaolo Bonzini     s->regs[GEM_RXPARTIALSF] = 0x000003ff;
1299a5517666SAlistair Francis     s->regs[GEM_MODID] = s->revision;
130049ab747fSPaolo Bonzini     s->regs[GEM_DESCONF] = 0x02500111;
130149ab747fSPaolo Bonzini     s->regs[GEM_DESCONF2] = 0x2ab13fff;
1302b2d43091SEdgar E. Iglesias     s->regs[GEM_DESCONF5] = 0x002f2045;
1303*726a2a95SEdgar E. Iglesias     s->regs[GEM_DESCONF6] = 0x0;
1304*726a2a95SEdgar E. Iglesias 
1305*726a2a95SEdgar E. Iglesias     if (s->num_priority_queues > 1) {
1306*726a2a95SEdgar E. Iglesias         queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1);
1307*726a2a95SEdgar E. Iglesias         s->regs[GEM_DESCONF6] |= queues_mask;
1308*726a2a95SEdgar E. Iglesias     }
130949ab747fSPaolo Bonzini 
1310afb4c51fSSebastian Huber     /* Set MAC address */
1311afb4c51fSSebastian Huber     a = &s->conf.macaddr.a[0];
1312afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24);
1313afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8);
1314afb4c51fSSebastian Huber 
131564eb9301SPeter Crosthwaite     for (i = 0; i < 4; i++) {
131664eb9301SPeter Crosthwaite         s->sar_active[i] = false;
131764eb9301SPeter Crosthwaite     }
131864eb9301SPeter Crosthwaite 
131949ab747fSPaolo Bonzini     gem_phy_reset(s);
132049ab747fSPaolo Bonzini 
132149ab747fSPaolo Bonzini     gem_update_int_status(s);
132249ab747fSPaolo Bonzini }
132349ab747fSPaolo Bonzini 
1324448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num)
132549ab747fSPaolo Bonzini {
132649ab747fSPaolo Bonzini     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]);
132749ab747fSPaolo Bonzini     return s->phy_regs[reg_num];
132849ab747fSPaolo Bonzini }
132949ab747fSPaolo Bonzini 
1330448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val)
133149ab747fSPaolo Bonzini {
133249ab747fSPaolo Bonzini     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val);
133349ab747fSPaolo Bonzini 
133449ab747fSPaolo Bonzini     switch (reg_num) {
133549ab747fSPaolo Bonzini     case PHY_REG_CONTROL:
133649ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_RST) {
133749ab747fSPaolo Bonzini             /* Phy reset */
133849ab747fSPaolo Bonzini             gem_phy_reset(s);
133949ab747fSPaolo Bonzini             val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP);
134049ab747fSPaolo Bonzini             s->phy_loop = 0;
134149ab747fSPaolo Bonzini         }
134249ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_ANEG) {
134349ab747fSPaolo Bonzini             /* Complete autonegotiation immediately */
134449ab747fSPaolo Bonzini             val &= ~PHY_REG_CONTROL_ANEG;
134549ab747fSPaolo Bonzini             s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL;
134649ab747fSPaolo Bonzini         }
134749ab747fSPaolo Bonzini         if (val & PHY_REG_CONTROL_LOOP) {
134849ab747fSPaolo Bonzini             DB_PRINT("PHY placed in loopback\n");
134949ab747fSPaolo Bonzini             s->phy_loop = 1;
135049ab747fSPaolo Bonzini         } else {
135149ab747fSPaolo Bonzini             s->phy_loop = 0;
135249ab747fSPaolo Bonzini         }
135349ab747fSPaolo Bonzini         break;
135449ab747fSPaolo Bonzini     }
135549ab747fSPaolo Bonzini     s->phy_regs[reg_num] = val;
135649ab747fSPaolo Bonzini }
135749ab747fSPaolo Bonzini 
135849ab747fSPaolo Bonzini /*
135949ab747fSPaolo Bonzini  * gem_read32:
136049ab747fSPaolo Bonzini  * Read a GEM register.
136149ab747fSPaolo Bonzini  */
136249ab747fSPaolo Bonzini static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
136349ab747fSPaolo Bonzini {
1364448f19e2SPeter Crosthwaite     CadenceGEMState *s;
136549ab747fSPaolo Bonzini     uint32_t retval;
1366448f19e2SPeter Crosthwaite     s = (CadenceGEMState *)opaque;
136749ab747fSPaolo Bonzini 
136849ab747fSPaolo Bonzini     offset >>= 2;
136949ab747fSPaolo Bonzini     retval = s->regs[offset];
137049ab747fSPaolo Bonzini 
137149ab747fSPaolo Bonzini     DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval);
137249ab747fSPaolo Bonzini 
137349ab747fSPaolo Bonzini     switch (offset) {
137449ab747fSPaolo Bonzini     case GEM_ISR:
137567101725SAlistair Francis         DB_PRINT("lowering irqs on ISR read\n");
1376596b6f51SAlistair Francis         /* The interrupts get updated at the end of the function. */
137749ab747fSPaolo Bonzini         break;
137849ab747fSPaolo Bonzini     case GEM_PHYMNTNC:
137949ab747fSPaolo Bonzini         if (retval & GEM_PHYMNTNC_OP_R) {
138049ab747fSPaolo Bonzini             uint32_t phy_addr, reg_num;
138149ab747fSPaolo Bonzini 
138249ab747fSPaolo Bonzini             phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
138355389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
138449ab747fSPaolo Bonzini                 reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
138549ab747fSPaolo Bonzini                 retval &= 0xFFFF0000;
138649ab747fSPaolo Bonzini                 retval |= gem_phy_read(s, reg_num);
138749ab747fSPaolo Bonzini             } else {
138849ab747fSPaolo Bonzini                 retval |= 0xFFFF; /* No device at this address */
138949ab747fSPaolo Bonzini             }
139049ab747fSPaolo Bonzini         }
139149ab747fSPaolo Bonzini         break;
139249ab747fSPaolo Bonzini     }
139349ab747fSPaolo Bonzini 
139449ab747fSPaolo Bonzini     /* Squash read to clear bits */
139549ab747fSPaolo Bonzini     s->regs[offset] &= ~(s->regs_rtc[offset]);
139649ab747fSPaolo Bonzini 
139749ab747fSPaolo Bonzini     /* Do not provide write only bits */
139849ab747fSPaolo Bonzini     retval &= ~(s->regs_wo[offset]);
139949ab747fSPaolo Bonzini 
140049ab747fSPaolo Bonzini     DB_PRINT("0x%08x\n", retval);
140167101725SAlistair Francis     gem_update_int_status(s);
140249ab747fSPaolo Bonzini     return retval;
140349ab747fSPaolo Bonzini }
140449ab747fSPaolo Bonzini 
140549ab747fSPaolo Bonzini /*
140649ab747fSPaolo Bonzini  * gem_write32:
140749ab747fSPaolo Bonzini  * Write a GEM register.
140849ab747fSPaolo Bonzini  */
140949ab747fSPaolo Bonzini static void gem_write(void *opaque, hwaddr offset, uint64_t val,
141049ab747fSPaolo Bonzini         unsigned size)
141149ab747fSPaolo Bonzini {
1412448f19e2SPeter Crosthwaite     CadenceGEMState *s = (CadenceGEMState *)opaque;
141349ab747fSPaolo Bonzini     uint32_t readonly;
141467101725SAlistair Francis     int i;
141549ab747fSPaolo Bonzini 
141649ab747fSPaolo Bonzini     DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val);
141749ab747fSPaolo Bonzini     offset >>= 2;
141849ab747fSPaolo Bonzini 
141949ab747fSPaolo Bonzini     /* Squash bits which are read only in write value */
142049ab747fSPaolo Bonzini     val &= ~(s->regs_ro[offset]);
1421e2314fdaSPeter Crosthwaite     /* Preserve (only) bits which are read only and wtc in register */
1422e2314fdaSPeter Crosthwaite     readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]);
142349ab747fSPaolo Bonzini 
142449ab747fSPaolo Bonzini     /* Copy register write to backing store */
1425e2314fdaSPeter Crosthwaite     s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly;
1426e2314fdaSPeter Crosthwaite 
1427e2314fdaSPeter Crosthwaite     /* do w1c */
1428e2314fdaSPeter Crosthwaite     s->regs[offset] &= ~(s->regs_w1c[offset] & val);
142949ab747fSPaolo Bonzini 
143049ab747fSPaolo Bonzini     /* Handle register write side effects */
143149ab747fSPaolo Bonzini     switch (offset) {
143249ab747fSPaolo Bonzini     case GEM_NWCTRL:
143306c2fe95SPeter Crosthwaite         if (val & GEM_NWCTRL_RXENA) {
143467101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; ++i) {
143567101725SAlistair Francis                 gem_get_rx_desc(s, i);
143667101725SAlistair Francis             }
143706c2fe95SPeter Crosthwaite         }
143849ab747fSPaolo Bonzini         if (val & GEM_NWCTRL_TXSTART) {
143949ab747fSPaolo Bonzini             gem_transmit(s);
144049ab747fSPaolo Bonzini         }
144149ab747fSPaolo Bonzini         if (!(val & GEM_NWCTRL_TXENA)) {
144249ab747fSPaolo Bonzini             /* Reset to start of Q when transmit disabled. */
144367101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; i++) {
144467101725SAlistair Francis                 s->tx_desc_addr[i] = s->regs[GEM_TXQBASE];
144567101725SAlistair Francis             }
144649ab747fSPaolo Bonzini         }
14478202aa53SPeter Crosthwaite         if (gem_can_receive(qemu_get_queue(s->nic))) {
144849ab747fSPaolo Bonzini             qemu_flush_queued_packets(qemu_get_queue(s->nic));
144949ab747fSPaolo Bonzini         }
145049ab747fSPaolo Bonzini         break;
145149ab747fSPaolo Bonzini 
145249ab747fSPaolo Bonzini     case GEM_TXSTATUS:
145349ab747fSPaolo Bonzini         gem_update_int_status(s);
145449ab747fSPaolo Bonzini         break;
145549ab747fSPaolo Bonzini     case GEM_RXQBASE:
14562bf57f73SAlistair Francis         s->rx_desc_addr[0] = val;
145749ab747fSPaolo Bonzini         break;
145879b2ac8fSAlistair Francis     case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR:
145967101725SAlistair Francis         s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val;
146067101725SAlistair Francis         break;
146149ab747fSPaolo Bonzini     case GEM_TXQBASE:
14622bf57f73SAlistair Francis         s->tx_desc_addr[0] = val;
146349ab747fSPaolo Bonzini         break;
146479b2ac8fSAlistair Francis     case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR:
146567101725SAlistair Francis         s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val;
146667101725SAlistair Francis         break;
146749ab747fSPaolo Bonzini     case GEM_RXSTATUS:
146849ab747fSPaolo Bonzini         gem_update_int_status(s);
146949ab747fSPaolo Bonzini         break;
147049ab747fSPaolo Bonzini     case GEM_IER:
147149ab747fSPaolo Bonzini         s->regs[GEM_IMR] &= ~val;
147249ab747fSPaolo Bonzini         gem_update_int_status(s);
147349ab747fSPaolo Bonzini         break;
147467101725SAlistair Francis     case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE:
147567101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val;
147667101725SAlistair Francis         gem_update_int_status(s);
147767101725SAlistair Francis         break;
147849ab747fSPaolo Bonzini     case GEM_IDR:
147949ab747fSPaolo Bonzini         s->regs[GEM_IMR] |= val;
148049ab747fSPaolo Bonzini         gem_update_int_status(s);
148149ab747fSPaolo Bonzini         break;
148267101725SAlistair Francis     case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE:
148367101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val;
148467101725SAlistair Francis         gem_update_int_status(s);
148567101725SAlistair Francis         break;
148664eb9301SPeter Crosthwaite     case GEM_SPADDR1LO:
148764eb9301SPeter Crosthwaite     case GEM_SPADDR2LO:
148864eb9301SPeter Crosthwaite     case GEM_SPADDR3LO:
148964eb9301SPeter Crosthwaite     case GEM_SPADDR4LO:
149064eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false;
149164eb9301SPeter Crosthwaite         break;
149264eb9301SPeter Crosthwaite     case GEM_SPADDR1HI:
149364eb9301SPeter Crosthwaite     case GEM_SPADDR2HI:
149464eb9301SPeter Crosthwaite     case GEM_SPADDR3HI:
149564eb9301SPeter Crosthwaite     case GEM_SPADDR4HI:
149664eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true;
149764eb9301SPeter Crosthwaite         break;
149849ab747fSPaolo Bonzini     case GEM_PHYMNTNC:
149949ab747fSPaolo Bonzini         if (val & GEM_PHYMNTNC_OP_W) {
150049ab747fSPaolo Bonzini             uint32_t phy_addr, reg_num;
150149ab747fSPaolo Bonzini 
150249ab747fSPaolo Bonzini             phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
150355389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
150449ab747fSPaolo Bonzini                 reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
150549ab747fSPaolo Bonzini                 gem_phy_write(s, reg_num, val);
150649ab747fSPaolo Bonzini             }
150749ab747fSPaolo Bonzini         }
150849ab747fSPaolo Bonzini         break;
150949ab747fSPaolo Bonzini     }
151049ab747fSPaolo Bonzini 
151149ab747fSPaolo Bonzini     DB_PRINT("newval: 0x%08x\n", s->regs[offset]);
151249ab747fSPaolo Bonzini }
151349ab747fSPaolo Bonzini 
151449ab747fSPaolo Bonzini static const MemoryRegionOps gem_ops = {
151549ab747fSPaolo Bonzini     .read = gem_read,
151649ab747fSPaolo Bonzini     .write = gem_write,
151749ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
151849ab747fSPaolo Bonzini };
151949ab747fSPaolo Bonzini 
152049ab747fSPaolo Bonzini static void gem_set_link(NetClientState *nc)
152149ab747fSPaolo Bonzini {
152267101725SAlistair Francis     CadenceGEMState *s = qemu_get_nic_opaque(nc);
152367101725SAlistair Francis 
152449ab747fSPaolo Bonzini     DB_PRINT("\n");
152567101725SAlistair Francis     phy_update_link(s);
152667101725SAlistair Francis     gem_update_int_status(s);
152749ab747fSPaolo Bonzini }
152849ab747fSPaolo Bonzini 
152949ab747fSPaolo Bonzini static NetClientInfo net_gem_info = {
1530f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
153149ab747fSPaolo Bonzini     .size = sizeof(NICState),
153249ab747fSPaolo Bonzini     .can_receive = gem_can_receive,
153349ab747fSPaolo Bonzini     .receive = gem_receive,
153449ab747fSPaolo Bonzini     .link_status_changed = gem_set_link,
153549ab747fSPaolo Bonzini };
153649ab747fSPaolo Bonzini 
1537bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp)
153849ab747fSPaolo Bonzini {
1539448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(dev);
154067101725SAlistair Francis     int i;
154149ab747fSPaolo Bonzini 
154284aec8efSEdgar E. Iglesias     address_space_init(&s->dma_as,
154384aec8efSEdgar E. Iglesias                        s->dma_mr ? s->dma_mr : get_system_memory(), "dma");
154484aec8efSEdgar E. Iglesias 
15452bf57f73SAlistair Francis     if (s->num_priority_queues == 0 ||
15462bf57f73SAlistair Francis         s->num_priority_queues > MAX_PRIORITY_QUEUES) {
15472bf57f73SAlistair Francis         error_setg(errp, "Invalid num-priority-queues value: %" PRIx8,
15482bf57f73SAlistair Francis                    s->num_priority_queues);
15492bf57f73SAlistair Francis         return;
1550e8e49943SAlistair Francis     } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) {
1551e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8,
1552e8e49943SAlistair Francis                    s->num_type1_screeners);
1553e8e49943SAlistair Francis         return;
1554e8e49943SAlistair Francis     } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) {
1555e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8,
1556e8e49943SAlistair Francis                    s->num_type2_screeners);
1557e8e49943SAlistair Francis         return;
15582bf57f73SAlistair Francis     }
15592bf57f73SAlistair Francis 
156067101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
156167101725SAlistair Francis         sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
156267101725SAlistair Francis     }
1563bcb39a65SAlistair Francis 
1564bcb39a65SAlistair Francis     qemu_macaddr_default_if_unset(&s->conf.macaddr);
1565bcb39a65SAlistair Francis 
1566bcb39a65SAlistair Francis     s->nic = qemu_new_nic(&net_gem_info, &s->conf,
1567bcb39a65SAlistair Francis                           object_get_typename(OBJECT(dev)), dev->id, s);
1568bcb39a65SAlistair Francis }
1569bcb39a65SAlistair Francis 
1570bcb39a65SAlistair Francis static void gem_init(Object *obj)
1571bcb39a65SAlistair Francis {
1572bcb39a65SAlistair Francis     CadenceGEMState *s = CADENCE_GEM(obj);
1573bcb39a65SAlistair Francis     DeviceState *dev = DEVICE(obj);
1574bcb39a65SAlistair Francis 
157549ab747fSPaolo Bonzini     DB_PRINT("\n");
157649ab747fSPaolo Bonzini 
157749ab747fSPaolo Bonzini     gem_init_register_masks(s);
1578eedfac6fSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s,
1579eedfac6fSPaolo Bonzini                           "enet", sizeof(s->regs));
158049ab747fSPaolo Bonzini 
1581bcb39a65SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
158284aec8efSEdgar E. Iglesias 
158384aec8efSEdgar E. Iglesias     object_property_add_link(obj, "dma", TYPE_MEMORY_REGION,
158484aec8efSEdgar E. Iglesias                              (Object **)&s->dma_mr,
158584aec8efSEdgar E. Iglesias                              qdev_prop_allow_set_link_before_realize,
158684aec8efSEdgar E. Iglesias                              OBJ_PROP_LINK_STRONG,
158784aec8efSEdgar E. Iglesias                              &error_abort);
158849ab747fSPaolo Bonzini }
158949ab747fSPaolo Bonzini 
159049ab747fSPaolo Bonzini static const VMStateDescription vmstate_cadence_gem = {
159149ab747fSPaolo Bonzini     .name = "cadence_gem",
1592e8e49943SAlistair Francis     .version_id = 4,
1593e8e49943SAlistair Francis     .minimum_version_id = 4,
159449ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
1595448f19e2SPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG),
1596448f19e2SPeter Crosthwaite         VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32),
1597448f19e2SPeter Crosthwaite         VMSTATE_UINT8(phy_loop, CadenceGEMState),
15982bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState,
15992bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
16002bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState,
16012bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
1602448f19e2SPeter Crosthwaite         VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4),
160317cf2c76SPeter Crosthwaite         VMSTATE_END_OF_LIST(),
160449ab747fSPaolo Bonzini     }
160549ab747fSPaolo Bonzini };
160649ab747fSPaolo Bonzini 
160749ab747fSPaolo Bonzini static Property gem_properties[] = {
1608448f19e2SPeter Crosthwaite     DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
1609a5517666SAlistair Francis     DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
1610a5517666SAlistair Francis                        GEM_MODID_VALUE),
16112bf57f73SAlistair Francis     DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
16122bf57f73SAlistair Francis                       num_priority_queues, 1),
1613e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
1614e8e49943SAlistair Francis                       num_type1_screeners, 4),
1615e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState,
1616e8e49943SAlistair Francis                       num_type2_screeners, 4),
161749ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
161849ab747fSPaolo Bonzini };
161949ab747fSPaolo Bonzini 
162049ab747fSPaolo Bonzini static void gem_class_init(ObjectClass *klass, void *data)
162149ab747fSPaolo Bonzini {
162249ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
162349ab747fSPaolo Bonzini 
1624bcb39a65SAlistair Francis     dc->realize = gem_realize;
162549ab747fSPaolo Bonzini     dc->props = gem_properties;
162649ab747fSPaolo Bonzini     dc->vmsd = &vmstate_cadence_gem;
162749ab747fSPaolo Bonzini     dc->reset = gem_reset;
162849ab747fSPaolo Bonzini }
162949ab747fSPaolo Bonzini 
163049ab747fSPaolo Bonzini static const TypeInfo gem_info = {
1631318643beSAndreas Färber     .name  = TYPE_CADENCE_GEM,
163249ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
1633448f19e2SPeter Crosthwaite     .instance_size  = sizeof(CadenceGEMState),
1634bcb39a65SAlistair Francis     .instance_init = gem_init,
1635318643beSAndreas Färber     .class_init = gem_class_init,
163649ab747fSPaolo Bonzini };
163749ab747fSPaolo Bonzini 
163849ab747fSPaolo Bonzini static void gem_register_types(void)
163949ab747fSPaolo Bonzini {
164049ab747fSPaolo Bonzini     type_register_static(&gem_info);
164149ab747fSPaolo Bonzini }
164249ab747fSPaolo Bonzini 
164349ab747fSPaolo Bonzini type_init(gem_register_types)
1644