Home
last modified time | relevance | path

Searched refs:mmCP_MQD_CONTROL (Results 1 – 15 of 15) sorted by relevance

/openbsd/sys/dev/pci/drm/amd/amdgpu/
H A Damdgpu_amdkfd_gfx_v7.c176 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++) in kgd_hqd_load()
228 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++) in kgd_hqd_dump()
H A Dmes_v10_1.c763 data = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
765 WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, 0);
H A Dgfx_v7_0.c2882 mqd->cp_mqd_control = RREG32(mmCP_MQD_CONTROL); in gfx_v7_0_mqd_init()
2987 for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_MQD_CONTROL; mqd_reg++) in gfx_v7_0_mqd_commit()
H A Dgfx_v9_0.c3312 tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL); in gfx_v9_0_mqd_init()
3423 WREG32_SOC15_RLC(GC, 0, mmCP_MQD_CONTROL, in gfx_v9_0_kiq_init_register()
H A Dgfx_v10_0.c6555 tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL); in gfx_v10_0_compute_mqd_init()
6665 WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, in gfx_v10_0_kiq_init_register()
H A Dgfx_v8_0.c4453 tmp = RREG32(mmCP_MQD_CONTROL); in gfx_v8_0_mqd_init()
/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gca/
H A Dgfx_7_0_d.h601 #define mmCP_MQD_CONTROL 0x3267 macro
H A Dgfx_7_2_d.h614 #define mmCP_MQD_CONTROL 0x3267 macro
H A Dgfx_8_0_d.h667 #define mmCP_MQD_CONTROL 0x3267 macro
H A Dgfx_8_1_d.h667 #define mmCP_MQD_CONTROL 0x3267 macro
/openbsd/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h2891 #define mmCP_MQD_CONTROL macro
H A Dgc_9_2_1_offset.h3075 #define mmCP_MQD_CONTROL macro
H A Dgc_9_1_offset.h3119 #define mmCP_MQD_CONTROL macro
H A Dgc_10_1_0_offset.h5373 #define mmCP_MQD_CONTROL macro
H A Dgc_10_3_0_offset.h5008 #define mmCP_MQD_CONTROL macro